The A1262 is a two channel, latching Hall-effect sensor IC that features both vertical and planar Hall elements. The vertical and planar Hall elements feature sensing axes that are orthogonal to one another and provide 90° of phase separation for ring magnets that is inherently independent of magnet pole spacing and air gap.

The 2D architecture of the A1262 simplifies the design of motors and magnetic encoders by providing quadrature output signals in a very small footprint. The A1262 outputs allow the speed and direction of a rotating ring magnet to be determined.

The A1262 is available in two sensing options that allow flexibility in end-system magnetic design. Both options feature a planar Hall plate that is sensitive to magnetic fields perpendicular to the face of the package (Z). Two options of vertical Hall plate orientation (X or Y) in both packages offer flexibility in system design and magnet to sensor placement.

Continued on the next page...

FEATURES AND BENEFITS

- 2D magnetic sensing via planar and vertical Hall elements
  - Quadrature outputs
  - 90° phase separation between channels
- Dual-channel output allows independent use of Z-axis planar Hall in conjunction with vertical Hall:
  - Y-axis (default option)
  - X-axis (with -X option)
- High sensitivity, $B_{OP}$ typically 17 G
- Automotive grade
  - AEC-Q100 qualified for use in automotive applications (L temperature range option)
  - Output short-circuit protection
  - Resistant to physical stress
  - Reverse-battery protection
  - Superior temperature stability
  - Supply voltage Zener clamp
- Small size

TYPICAL APPLICATIONS

- Automotive
  - Blower fans
  - Electric pumps
  - Electronic power steering
  - Seat motors
  - Trunk/liftgate motors
  - Window/sunroof motors
- Industrial, Commercial, and Consumer
  - Garage doors
  - Industrial motors
  - Motorized window blinds
  - Motorized gates
  - Pumps
  - White goods

DESCRIPTION

PACKAGES:

5-Pin SOT23W (Suffix LH)
4-Pin SIP (Suffix K)

Not to scale

Functional Block Diagram
DESCRIPTION (continued)
On a single silicon chip, the A1262 includes: voltage regulator, reverse battery protection, two Hall plates (one planar and one vertical), a multiplexer, a small-signal amplifier, chopper stabilization, a Schmitt trigger, and two short-circuit protected open-drain outputs that can sink up to 20 mA continuously.

The A1262 is available in two temperature ranges: –40°C to 85°C (E temperature range option) or –40°C to 150°C (L temperature range option).

The A1262 is available in a 5-pin SOT23W surface-mount package (LH) and a 4 pin SIP package (K). Each is offered in two options for a variety of magnet to sensor orientations. The packages are RoHS compliant and lead (Pb) free, with 100% matte-tin leadframe plating.

### Terminal List Table

<table>
<thead>
<tr>
<th>Number</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VDD</td>
<td>Connects power supply to chip</td>
</tr>
<tr>
<td>2</td>
<td>OUTPUTA</td>
<td>Output of Z magnetic field direction [1]</td>
</tr>
<tr>
<td>3</td>
<td>OUTPUTB</td>
<td>Default option: Output of Y magnetic field direction With -X option: Output of X magnetic field direction</td>
</tr>
<tr>
<td>4</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>–</td>
<td>5</td>
<td>Ground</td>
</tr>
</tbody>
</table>

[1] Z-axis recommended for use as the speed channel in a speed and direction application, due to better repeatability.

### SELECTION GUIDE

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Packing</th>
<th>Package</th>
<th>Temperature Range, $T_A$ (°C)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1262ELHLT-T</td>
<td>7-in. reel, 3000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of Y and Z</td>
</tr>
<tr>
<td>A1262ELHLX-T</td>
<td>13-in. reel, 10000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of Y and X</td>
</tr>
<tr>
<td>A1262LK-Y-T</td>
<td>Bulk bag, 500 pieces/bag</td>
<td>4-pin SIP through-hole</td>
<td>–40 to 150</td>
<td>2 Outputs of X and Y</td>
</tr>
<tr>
<td>A1262LLHLT-T</td>
<td>7-in. reel, 3000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of X and Z</td>
</tr>
<tr>
<td>A1262LLHLX-T</td>
<td>13-in. reel, 10000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of X and Z</td>
</tr>
<tr>
<td>A1262ELHLT-X-T</td>
<td>7-in. reel, 3000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of X and Z</td>
</tr>
<tr>
<td>A1262ELHLX-X-T</td>
<td>13-in. reel, 10000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of X and Z</td>
</tr>
<tr>
<td>A1262LK-X-T</td>
<td>Bulk bag, 500 pieces/bag</td>
<td>4-pin SIP through-hole</td>
<td>–40 to 150</td>
<td>2 Outputs of X and Z</td>
</tr>
<tr>
<td>A1262LLHLT-X-T</td>
<td>7-in. reel, 3000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of X and Z</td>
</tr>
<tr>
<td>A1262LLHLX-X-T</td>
<td>13-in. reel, 10000 pieces/reel</td>
<td>5-pin SOT-23W surface mount</td>
<td>–40 to 85</td>
<td>2 Outputs of X and Z</td>
</tr>
</tbody>
</table>

---

2D Dual-Channel Ultrasensitive Hall-Effect Latch

A1262
ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Notes</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Forward Supply Voltage</td>
<td>( V_{DD} )</td>
<td></td>
<td>26.5</td>
<td>V</td>
</tr>
<tr>
<td>Reverse Supply Voltage</td>
<td>( V_{RDD} )</td>
<td></td>
<td>–16</td>
<td>V</td>
</tr>
<tr>
<td>Magnetic Flux Density</td>
<td>B</td>
<td>Unlimited</td>
<td></td>
<td>G</td>
</tr>
<tr>
<td>Output Off Voltage</td>
<td>( V_{OUT} )</td>
<td></td>
<td>26.5</td>
<td>V</td>
</tr>
<tr>
<td>Output Sink Current</td>
<td>( I_{OUT(SINK)} )</td>
<td>Internally Limited</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>( T_{J(MAX)} )</td>
<td>For 500 hours</td>
<td>165</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>( T_{stg} )</td>
<td></td>
<td>–65 to 170</td>
<td>°C</td>
</tr>
</tbody>
</table>

THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Notes</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Package Thermal Resistance</td>
<td>( R_{θJA} )</td>
<td>Package K, single-sided PCB with copper limited to solder pads</td>
<td>177</td>
<td>°C/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Package LH-5 4-layer board based on the JEDEC standard</td>
<td>124</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

* Additional thermal information available on the Allegro website.

Maximum Power Dissipation versus Ambient Temperature
# A1262 2D Dual-Channel Ultrasensitive Hall-Effect Latch

**ELECTRICAL CHARACTERISTICS:** Valid over full operating voltage and $T_A = -40°C$ to 85°C (Range E) or $T_A = -40°C$ to 150°C (Range L), unless otherwise specified.

<table>
<thead>
<tr>
<th>Characteristics</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Min.</th>
<th>Typ. (1)</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Forward Supply Voltage</td>
<td>$V_{DD}$</td>
<td>Operating, $T_J &lt; 165°C$</td>
<td>4</td>
<td>–</td>
<td>24</td>
<td>V</td>
</tr>
<tr>
<td>Output Leakage Current</td>
<td>$I_{OUTOFF}$</td>
<td>$B &lt; B_{RP}$</td>
<td>–</td>
<td>–</td>
<td>10</td>
<td>$\mu$A</td>
</tr>
<tr>
<td>Output On Voltage</td>
<td>$V_{OUT(SAT)}$</td>
<td>$I_{OUT} = 20 mA, B &gt; B_{OP}$</td>
<td>–</td>
<td>180</td>
<td>500</td>
<td>mV</td>
</tr>
<tr>
<td>Supply Current</td>
<td>$I_{DD}$</td>
<td></td>
<td>2</td>
<td>3</td>
<td>4.5</td>
<td>mA</td>
</tr>
<tr>
<td>Reverse-Battery Current</td>
<td>$I_{RDD}$</td>
<td>$V_{RDD} = -16 V$</td>
<td>–</td>
<td>–</td>
<td>–5</td>
<td>mA</td>
</tr>
<tr>
<td>Supply Zener Clamp Voltage</td>
<td>$V_{Z}$</td>
<td>$I_{CC} = 5 mA, T_A = 25°C$</td>
<td>28</td>
<td>34</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Output Current</td>
<td>$I_{OUT}$</td>
<td></td>
<td>–</td>
<td>–</td>
<td>20</td>
<td>mA</td>
</tr>
<tr>
<td>Output Short-Circuit Current Limit</td>
<td>$I_{OUT(SINK)LIM}$</td>
<td>$T_J &lt; T_{J(max)}, V_{OUT} = 12 V$</td>
<td>30</td>
<td>–</td>
<td>60</td>
<td>mA</td>
</tr>
<tr>
<td>Output Sink Current, Peak</td>
<td>$I_{OUT(SINK)PK}$</td>
<td>$t &lt; 3$ seconds</td>
<td>–</td>
<td>–</td>
<td>110</td>
<td>mA</td>
</tr>
<tr>
<td>Chopping Frequency</td>
<td>$f_C$</td>
<td></td>
<td>–</td>
<td>800</td>
<td>–</td>
<td>kHz</td>
</tr>
<tr>
<td>Output Rise Time (2)(3)</td>
<td>$t_r$</td>
<td>$R_L = 820 \Omega, C_S = 20 pF$</td>
<td>–</td>
<td>0.2</td>
<td>–</td>
<td>$\mu$s</td>
</tr>
<tr>
<td>Output Fall Time (2)(3)</td>
<td>$t_f$</td>
<td>$R_L = 820 \Omega, C_S = 20 pF$</td>
<td>–</td>
<td>0.1</td>
<td>–</td>
<td>$\mu$s</td>
</tr>
<tr>
<td>Power-On Time (2)</td>
<td>$t_{ON}$</td>
<td>Both channels, $V_{DD} &gt; V_{DD(MIN)}$</td>
<td>–</td>
<td>32</td>
<td>48</td>
<td>$\mu$s</td>
</tr>
<tr>
<td>Power-On State</td>
<td>POS</td>
<td>$V_{DD} &gt; V_{DD(MIN)}, I &lt; I_{ON}$</td>
<td>Low</td>
<td>–</td>
<td>–</td>
<td>–</td>
</tr>
</tbody>
</table>

(1) Typical data are at $T_A = 25°C$ and $V_{DD} = 4 V$.
(2) Power-on time, rise time, and fall time are guaranteed through device characterization.
(3) $C_S = $ oscilloscope probe capacitance.
MAGNETIC CHARACTERISTICS: Valid over full operating voltage and $T_A = -40°C$ to $85°C$ (Range E) or $T_A = -40°C$ to $150°C$ (Range L), unless otherwise specified.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Operate Point [5]</td>
<td>$B_{OP}$</td>
<td></td>
<td>1</td>
<td>17</td>
<td>40</td>
<td>G</td>
</tr>
<tr>
<td>Release Point [5]</td>
<td>$B_{RP}$</td>
<td></td>
<td>$-40$</td>
<td>$-17$</td>
<td>$-1$</td>
<td>G</td>
</tr>
<tr>
<td>Hysteresis</td>
<td>$B_{HYS}$</td>
<td>$B_{OP} - B_{RP}$</td>
<td>15</td>
<td>34</td>
<td>68</td>
<td>G</td>
</tr>
<tr>
<td>Symmetry: Channel A, Channel B, $B_{OP(A)} + B_{RP(A)} - B_{OP(B)} + B_{RP(B)}$</td>
<td>$B_{SYM(A)} - B_{SYM(B)}$</td>
<td></td>
<td>$-35$</td>
<td>$-25$</td>
<td></td>
<td>G</td>
</tr>
<tr>
<td>Operate Symmetry: $B_{OP(A)} - B_{OP(B)}$</td>
<td>$B_{SYM(AB,OP)}$</td>
<td></td>
<td>$-25$</td>
<td>$-25$</td>
<td></td>
<td>G</td>
</tr>
<tr>
<td>Release Symmetry: $B_{RP(A)} - B_{RP(B)}$</td>
<td>$B_{SYM(AB,RP)}$</td>
<td></td>
<td>$-25$</td>
<td>$-25$</td>
<td></td>
<td>G</td>
</tr>
</tbody>
</table>

[4] 1 G (gauss) = 0.1 mT (millitesla)

The A1262 output is turned on when presented with a south polarity magnetic field beyond $B_{OP}$ in the orientations illustrated above. The X-axis field response is only applicable to the -X option; the Y-axis field response is only applicable to the default option. Note that magnetic polarity between the LH and K X-axis options are opposite.
CHARACTERISTIC DATA

**Average Supply Current vs. Ambient Temperature**

- Supply Current, $I_{DD}$ (mA)
  - 4 V
  - 24 V

**Average Supply Current vs. Supply Voltage**

- Supply Voltage, $V_{DD}$ (V)
- Ambient Temperature, $T_A$ (°C)
- Supply Current, $I_{DD}$ (mA)
  - -40°C
  - 25°C
  - 150°C

**Avg. Output On Voltage vs. Ambient Temperature**

- Output On Voltage, $V_{OUT(SAT)}$ (mV)
- Average Output On Voltage vs. Ambient Temperature
- Ambient Temperature, $T_A$ (°C)
- VOUT(SAT)-A
- VOUT(SAT)-B

**Avg. Output Leakage Current vs. Ambient Temperature**

- Output Leakage Current, $I_{OUT(OFF)}$ (µA)
- Average Output Leakage Current vs. Ambient Temperature

**Avg. OUTPUTA Operate Point vs. Ambient Temperature**

- Operate Point, $B_{OP}$ (G)
- Average OUTPUTA Operate Point vs. Ambient Temperature

**Avg. OUTPUTA Operate Point vs. Supply Voltage**

- Operate Point, $B_{OP}$ (G)
- Average OUTPUTA Operate Point vs. Supply Voltage
- Supply Voltage, $V_{DD}$ (V)
- Ambient Temperature, $T_A$ (°C)
CHARACTERISTIC DATA (continued)

Avg. OUTPUTB Operate Point vs. Ambient Temperature

Avg. OUTPUTB Operate Point vs. Supply Voltage

Avg. OUTPUTA Release Point vs. Ambient Temperature

Avg. OUTPUTA Release Point vs. Supply Voltage

Avg. OUTPUTB Release Point vs. Ambient Temperature

Avg. OUTPUTB Release Point vs. Supply Voltage
CHARACTERISTIC DATA (continued)

**Avg. OUTPUTA Hysteresis vs. Ambient Temperature**

![Graph showing hysteresis vs. ambient temperature for OUTPUTA at different supply voltages.]

**Avg. OUTPUTA Hysteresis vs. Supply Voltage**

![Graph showing hysteresis vs. supply voltage for OUTPUTA at different ambient temperatures.]

**Avg. OUTPUTB Hysteresis vs. Ambient Temperature**

![Graph showing hysteresis vs. ambient temperature for OUTPUTB at different supply voltages.]

**Avg. OUTPUTB Hysteresis vs. Supply Voltage**

![Graph showing hysteresis vs. supply voltage for OUTPUTB at different ambient temperatures.]

**Avg. \( B_{OP(A)} + B_{RP(A)} \) Symmetry vs. Ambient Temperature**

![Graph showing symmetry vs. ambient temperature for \( B_{OP(A)} + B_{RP(A)} \) at different supply voltages.]

**Avg. \( B_{OP(B)} + B_{RP(B)} \) Symmetry vs. Ambient Temperature**

![Graph showing symmetry vs. ambient temperature for \( B_{OP(B)} + B_{RP(B)} \) at different supply voltages.]

---

Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
CHARACTERISTIC DATA (continued)

**Avg. \( B_{OP(A)} - B_{OP(B)} \) Symmetry vs. Ambient Temperature**

![Graph showing Avg. \( B_{OP(A)} - B_{OP(B)} \) Symmetry vs. Ambient Temperature](image)

**Avg. \( B_{RP(A)} - B_{RP(B)} \) Symmetry vs. Ambient Temperature**

![Graph showing Avg. \( B_{RP(A)} - B_{RP(B)} \) Symmetry vs. Ambient Temperature](image)
FUNCTIONAL DESCRIPTION

Operation

The outputs of the A1262 switch low (turn on) when the corresponding Hall element is presented with a perpendicular south magnetic field of sufficient strength. OUTPUTA switches low if the Z-axis direction exceeds the operate point (B_{OP}), and OUTPUTB switches low if the Y-axis direction (A1262 with default option) or X-axis direction (A1262 with -X option) exceeds B_{OP}. After turn-on, the output voltage is V_{OUT(SAT)}. The device outputs switch high (turn off) when the strength of a perpendicular north magnetic field exceeds the release point (B_{RP}). The difference in the magnetic operate and release points is the hysteresis (B_{HYS}) of the device. See Figure 1.

Removal of the magnetic field will leave the device output latched on if the last crossed switch point is B_{OP}, or latched off if the last crossed switch point is B_{RP}.

This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise. The device will power-on in the low output state, even when powering-on in the hysteresis region, between B_{OP} and B_{RP}.

Unlike dual-planar Hall-effect sensors, which have two planar Hall-effect sensing elements spaced apart across the width of the package, both the vertical and planar sensing elements on the A1262 are located in essentially the same location on the IC.

Figure 1: Switching Behavior of Latches

On the horizontal axis, the B+ direction indicates increasing south polarity magnetic field strength, and the B– direction indicates decreasing south polarity field strength (including the case of increasing north polarity.

With dual-planar Hall sensors, the ring magnet must be properly designed and optimized for the physical Hall spacing (distance) in order to have the outputs of the two latches to be in quadrature, or 90 degrees out of phase. With the A1262, which uses one planar and one vertical Hall-effect sensing element, no target optimization is required. When the face of the IC is facing the ring magnet, the planar Hall senses the magnet poles and the vertical Hall senses the transition between poles, therefore the

Figure 2: Ring magnet optimized for a dual-planar Hall-effect sensor resulting in output quadrature also results in quadrature for the A1262.
two channels will inherently be in quadrature, irrespective of the ring-magnet pole spacing.

Figure 2 above shows a ring magnet optimized for the E1-to-E2 spacing of a dual-planar sensor, resulting in quadrature, or 90 degrees phase separation between channels. This same target also results in quadrature for the 2D sensing A1262. However, when a different ring magnet is used which is not optimized for the E1-to-E2 spacing, the dual-planar sensor exhibits diminished phase separation, making signal processing the outputs into speed and direction less robust. Using a different ring-magnet geometry has no effect on the A1262, and the two channels remain in quadrature (see Figure 3 below).

The relationship of the various signals and the typical system timing is shown in Figure 4.

![Diagram](image)

**Figure 3:** Ring magnet not optimized for a dual-planar Hall-effect sensor resulting in significantly reduced output phase separation, however still results in quadrature for the A1262.

**Figure 4:** Typical System Timing
The Planar (P) and Vertical (V) signals represent the magnetic input signal, which is converted to the device outputs, OUTPUTA and OUTPUTB, respectively. While the A1262 does not process the signals into Speed and Direction, these could be determined by the user based on the individual output signals.
The two active Hall signals represent the magnetic input signal, which is converted to the device outputs, OUTPUTA and OUTPUTB.
The two active channels are multiplexed with a typical 16 µs sampling period per channel. If the magnetic signal crosses the respective B\textsubscript{OP} or B\textsubscript{RP} of a particular channel, that channel’s output will not be updated until the end of its sampling period. If the signal crosses the thresholds while the alternate channel is sampling, the update will occur at the end of the next sampling period (as long as the signal does not cross back over the thresholds). This is illustrated in Figure 6. The sampling error introduced by the multiplexing increases with magnetic input frequency, which can affect the output duty cycle and phase separation between outputs. Contact your Allegro representative for more information regarding suitability to high frequency applications.
A1262 Sensor and Relationship to Target

The A1262 is available in two sensing options: with Z-axis planar Hall and the Y-axis vertical Hall active (default option), or with the Z-axis planar Hall and the X-axis vertical Hall active (-X option). This offers incredible flexibility for positioning the IC within various applications.

The Z-Y option supports the traditional configuration with the face of the package facing the ring magnet (Figure 7a or 7c), with the axis of rotation going cross the leads, or opposite the leaded side(s) of the package facing the ring magnet (Figure 7b or 7d).
The Z-X option supports having the IC positioned with the face of the package facing the ring magnet, and the axis of rotation (Figure 8a or 8c) lengthwise along the package body, or with either of the non-leded sides of the package facing the ring magnet (Figure 8b or 8d). This latter configuration has the advantage of being able to be mounted extremely close to the ring magnet, since there are no leads or solder pads to accommodate for in that dimension.
## Power-On Sequence and Timing

The states of OUTPUTA and OUTPUT B are only valid when the supply voltage is within the specified operating range ($V_{DD(MIN)} \leq V_{DD} \leq V_{DD(MAX)}$) and the power-on time has elapsed ($t > t_{ON}$). Refer to Figure 9: Power-On Sequence and Timing for an illustration of the power-on sequence.

### Applications

It is strongly recommended that an external capacitor be connected (in close proximity to the Hall sensor) between the supply and ground of the device to reduce both external noise and noise generated by the chopper stabilization technique. As shown in Figure 10, a 0.1 µF capacitor is typical.

### Extensive Applications Information

- Hall-Effect IC Applications Guide, AN27701
- Hall-Effect Devices: Guidelines for Designing Subassemblies Using Hall-Effect Devices, AN27703.1
- Soldering Methods for Allegro’s Products – SMD and Through-Hole, AN26009
- Air-Gap-Independent Speed and Direction Sensing Using the Allegro A1262, AN296124
- Improved Speed and Direction Sensing Using Vertical Hall Technology, AN296130

All are provided on the Allegro website: [www.allegromicro.com](http://www.allegromicro.com)
Chopper Stabilization Technique

When using Hall-effect technology, a limiting factor for switch-point accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges.

Chopper stabilization is a proven approach used to minimize Hall offset on the chip. The Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of output drift induced by thermal and mechanical stresses. This technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field induced signal to recover its original spectrum at baseband, while the DC offset becomes a high-frequency signal. The magnetic sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. This configuration is illustrated in Figure 11.

The chopper stabilization technique uses a 400 kHz high-frequency clock. For demodulation process, a sample, hold, and averaging technique is used, where the sampling is performed at twice the chopper frequency (800 kHz). This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic and sample-and-hold circuits.

![Figure 11: Model of Chopper Stabilization Technique](image-url)
POWER DERATING

The device must be operated below the maximum junction temperature of the device, $T_{J(max)}$. Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating $T_J$. (Thermal data is also available on the Allegro MicroSystems website.)

The Package Thermal Resistance ($R_{θJA}$) is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity ($K$) of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case ($R_{θJC}$) is a relatively small component of $R_{θJA}$. Ambient air temperature ($T_A$) and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation, $P_D$), can be estimated. The following formulas represent the fundamental relationships used to estimate $T_J$ at $P_D$:

\[
P_D = V_{IN} \times I_{IN} \quad (1)
\]

\[
\Delta T = P_D \times R_{θJA} \quad (2)
\]

\[
T_J = T_A + \Delta T \quad (3)
\]

For example, given common conditions such as: $T_A = 25°C$, $V_{DD} = 12 V$, $I_{DD} = 3 mA$, and $R_{θJA} = 124°C/W$ for the LH5 package, then:

\[
P_D = V_{DD} \times I_{DD} = 12 V \times 3.0 mA = 36.0 mW
\]

\[
\Delta T = P_D \times R_{θJA} = 36.0 mW \times 124°C/W = 4.5°C
\]

\[
T_J = T_A + \Delta T = 25°C + 4.5°C = 29.5°C
\]

A worst-case estimate ($P_{D(max)}$) represents the maximum allowable power level ($V_{DD(max)}$, $I_{DD(max)}$), without exceeding $T_J(max)$, at a selected $R_{θJA}$ and $T_A$.

Example: Reliability for $V_{DD}$ at $T_A = 150°C$, package LH5, using low-K PCB.

Observe the worst-case ratings for the device, specifically: $R_{θJA} = 124°C/W$, $T_J(max) = 165°C$, $V_{DD(max)} = 24 V$, and $I_{DD(max)} = 7.5 mA$.

Calculate the maximum allowable power level ($P_{D(max)}$). First, invert equation 3:

\[
\Delta T_{max} = T_{J(max)} - T_A = 165°C - 150°C = 15°C
\]

This provides the allowable increase to $T_J$ resulting from internal power dissipation. Then, invert equation 2:

\[
P_{D(max)} = \Delta T_{max} \div R_{θJA} = 15°C \div 124°C/W = 121 mW
\]

Finally, invert equation 1 with respect to voltage:

\[
V_{DD(est)} = \frac{P_{D(max)}}{I_{DD(max)}} = \frac{121 mW}{7.5 mA} = 16.1 V
\]

The result indicates that, at $T_A$, the application and device can dissipate adequate amounts of heat at voltages $\leq V_{DD(est)}$.

Compare $V_{DD(est)}$ to $V_{DD(max)}$. If $V_{DD(est)} \leq V_{DD(max)}$, then reliable operation between $V_{DD(est)}$ and $V_{DD(max)}$ requires enhanced $R_{θJA}$. If $V_{DD(est)} \geq V_{DD(max)}$, then operation between $V_{DD(est)}$ and $V_{DD(max)}$ is reliable under these conditions.
A1262 2D Dual-Channel Ultrasensitive Hall-Effect Latch

PACKAGE OUTLINE DRAWINGS

Figure 12: Package K, 4-Pin SIP
For Reference Only – Not for Tooling Use

(Reference DWG-0000628)

Dimensions in millimeters – NOT TO SCALE

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions

Exact case and lead configuration at supplier discretion within limits shown

Active Area Distance, X Axis, 1.49 nominally. $A_x$ is measured from the edge of the package to the sensitive element; therefore, the tolerances are reflected in the body length dimension.

Active Area Distance, Y Axis, 0.955 nominally. $A_y$ is measured from the edge of the package to the sensitive element; therefore, the tolerances are reflected in the body width dimension.

Active Area Depth, Z Axis, 0.28 ±0.04

Reference land pattern layout; all pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances

Branding Scale and appearance at supplier discretion

Hall Elements (D1, D2, and D3), not to scale; D2 and D3 are active in the A1262LLH-T; D1 and D3 are active in the A1262LLH-X-T

Figure 13: Package LH, 5-Pin SOT23-W
Revision History

<table>
<thead>
<tr>
<th>Number</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>–</td>
<td>September 21, 2015</td>
<td>Initial release</td>
</tr>
<tr>
<td>1</td>
<td>February 10, 2016</td>
<td>Added E temperature range option and magnetic switch point symmetry specifications</td>
</tr>
<tr>
<td>2</td>
<td>February 10, 2017</td>
<td>Updated Features and Benefits (page 1), Description (pages 1-2), Absolute Maximum Ratings table (page 3), Electrical Characteristics table (page 4), Figure 5 (page 12), Figure 6 (page 13), Figure 7 and 8 labels (pages 14-15), Chopper Stabilization section (page 17); added Typical Applications; added K package option; expanded Functional Description section.</td>
</tr>
<tr>
<td>3</td>
<td>May 19, 2017</td>
<td>Corrected Pinout Diagrams (page 2).</td>
</tr>
<tr>
<td>4</td>
<td>July 31, 2017</td>
<td>Updated Selection Guide table (page 2).</td>
</tr>
<tr>
<td>5</td>
<td>August 8, 2018</td>
<td>Minor editorial updates.</td>
</tr>
<tr>
<td>6</td>
<td>August 22, 2019</td>
<td>Minor editorial updates.</td>
</tr>
<tr>
<td>7</td>
<td>November 18, 2020</td>
<td>Update Package Outline Drawing active area distances (page 20).</td>
</tr>
</tbody>
</table>

Copyright 2020, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro’s products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro’s product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com