

## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

## FEATURES AND BENEFITS

- Contactless 0° to 360° angle sensor IC, for angular position, rotational speed, and direction measurement
  - Hall-effect technology
  - End of shaft
  - Stray field immune
- 11.2 bits noise-free resolution with 300 G field and 12.5 kHz bandwidth
- Default 25 µs latency with 12.5 kHz bandwidth (BW)
   BW programmable from 3.125 kHz to 50 kHz
- Designed to meet ASIL D Top Level Safety Requirements in a single- or dual-die package, when used in conjunction with appropriate system-level control
- Wide operating voltage (3.7 V to 18 V) enables direct connection to vehicle battery
- Linearization to reduce error from misalignment between the sensor and target magnet
- SPI interface allows use of multiple independent sensors for applications requiring redundancy
- 5-bit cyclic redundancy check (CRC) on SPI messages
- SENT output is SAEJ716 JAN2016 compliant with Allegro proprietary enhancements
  - Customer programmable tick times down to 0.5  $\mu$ s
  - Shared SENT allows multiple ICs to share a common SENT line
  - Configurable SENT output with 12-bit or 16-bit magnetic data
- EEPROM with error correction control (ECC) for trimming calibration
- EEPROM programmable angle reference (0°) position and rotation direction (clockwise or counterclockwise)
- AEC-Q100 Grade 0 qualified
- Wide operating temperature range: -40°C to 150°C

## DESCRIPTION

The A33022 is a 360° angle sensor IC that provides contactless high-resolution angular position information based on magnetic sensing technology. The A33022 has a system-on-chip (SoC) architecture that includes angle sensing, digital signal processing, and various output options: serial peripheral interface (SPI), pulse width modulation (PWM), or single edge nibble transmission (SENT). Also integrated in the device is on-chip EEPROM technology capable of supporting a high number of read/write cycles, for flexible end-of-line programming of calibration parameters.

The low 25  $\mu$ s latency of the A33022 makes it ideal for automotive applications requiring fast 0° to 360° angle measurements, such as electronic power steering (EPS), seatbelt motor systems, transmission actuators, shift-by-wire systems, electronic braking systems, and throttle systems.

The A33022 is developed as a Safety Element out of Context (SEooC) in accordance with ISO 26262 requirements for hardware product development for use in safety-critical applications.

The A33022 also includes integrated linearization features. This allows the A33022 to correct for misalignment between the IC and the target magnet with minimal added latency.

The A33022 is available in a single-die 14-pin TSSOP package and a dual-die 24-pin eTSSOP package. The packages are lead (Pb) free with 100% matte tin leadframe plating.

## PACKAGES

Not to scale



14-pin TSSOP (Single Die, Suffix LE)



24-PIN eTSSOP with exposed pad (Dual Die, SUFFIX LP)

## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

### **Table of Contents**

| Features and Benefits                    | 1  |
|------------------------------------------|----|
| Description                              | 1  |
| Packages                                 | 1  |
| Functional Block Diagram                 | 3  |
| Selection Guide                          | 4  |
| Absolute Maximum Ratings                 | 4  |
| Thermal Characteristics                  | 4  |
| Pinout Diagrams and Terminal List Tables | 5  |
| Characteristic Performance               | 7  |
| Functional Description                   | 14 |
| Overview                                 | 14 |
| Angle Measurements                       | 14 |
| Input Magnetic Flux Density Definitions  | 16 |
| System Level Timing                      | 16 |
| Impact of High-Speed Sensing             | 16 |
| Operational Modes                        | 17 |
| PWM Output                               | 17 |
| PWM Carrier Frequency                    | 17 |
| Guaranteed High and Low Times            | 17 |
| Fault Reporting                          | 17 |
| Push/Pull Behavior                       | 18 |
| PWM/SENT Output Drive Control            | 18 |
| Linearization Feature                    | 19 |
| Device Programming Interfaces            | 20 |
| Interface Structure                      | 20 |
| SPI                                      | 21 |
| Timing                                   | 21 |
| Message Frame                            | 22 |
| MISO Response on Receipt of Bad CRC      | 25 |
| Manchester Interface                     | 26 |
| Entering Manchester Communication Mode   | 26 |
| Timing During a Manchester Read Response | 27 |
| Manchester Message Structure             | 27 |
| Specifying a Device Address              | 27 |
|                                          |    |

| Write Command                                       | 28 |
|-----------------------------------------------------|----|
| Manchester Auxiliary Interrupt Pulse for PWM        |    |
| Output Mode                                         | 28 |
| Manchester Auxiliary Command for SENT Output Mode   | 29 |
| Manchester Auxiliary Command for TSENT Output Mode. | 29 |
| Manchester Auxiliary Command for Shared SENT        |    |
| (SSENT and ASENT)                                   | 29 |
| SENT Interface                                      | 31 |
| SENT Output                                         | 31 |
| Message Structure                                   | 31 |
| SENT Specifications                                 | 32 |
| Data Frame Contents                                 | 32 |
| ID Nibble                                           | 33 |
| SENT Output Modes                                   | 34 |
| EEPROM and Shadow Memory Usage                      | 35 |
| Enabling EEPROM Access                              | 35 |
| EEPROM and Shadow Access Protections                | 35 |
| Write Transactions to Extended Memory: EEPROM,      |    |
| Shadow, and Volatile                                | 35 |
| Read Transaction from EEPROM and                    |    |
| Other Extended Locations                            | 36 |
| Shadow Memory Read and Write Transactions           | 36 |
| EEPROM Margin Check                                 | 36 |
| Primary Serial Interface Register Reference         | 37 |
| Extended Memory Table                               | 47 |
| EEPROM (Nonvolatile), Shadow (Volatile),            |    |
| and Miscellaneous (Volatile)                        | 47 |
| EEPROM                                              | 48 |
| Volatile Memory                                     | 65 |
| Safety and Diagnostics                              | 69 |
| Application Information                             | 71 |
| I/O Structures                                      | 72 |
| Package Outline Drawings                            | 73 |
| Appendix                                            | 76 |



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces



Figure 1: Functional Block Diagram



### SPECIFICATIONS

#### SELECTION GUIDE

| Part Number           | System Die | Nominal B <sub>IN</sub> | Interface<br>Voltage | Package       | Packing                    |
|-----------------------|------------|-------------------------|----------------------|---------------|----------------------------|
| A33022LLEATR-300      | Single     | 300 G                   | 3.3 V                | 14-pin TSSOP  | 4000 pieces per 13-in reel |
| A33022LLEATR-600      | Single     | 400 G                   | 3.3 V                | 14-pin TSSOP  | 4000 pieces per 13-in reel |
| A33022LLEATR-300-5    | Single     | 300 G                   | 5 V                  | 14-pin TSSOP  | 4000 pieces per 13-in reel |
| A33022LLEATR-600-5    | Single     | 400 G                   | 5 V                  | 14-pin TSSOP  | 4000 pieces per 13-in reel |
| A33022LLPBTR-DD-300   | Dual       | 300 G                   | 3.3 V                | 24-pin eTSSOP | 4000 pieces per 13-in reel |
| A33022LLPBTR-DD-600   | Dual       | 400 G                   | 3.3 V                | 24-pin eTSSOP | 4000 pieces per 13-in reel |
| A33022LLPBTR-DD-300-5 | Dual       | 300 G                   | 5 V                  | 24-pin eTSSOP | 4000 pieces per 13-in reel |
| A33022LLPBTR-DD-600-5 | Dual       | 400 G                   | 5 V                  | 24-pin eTSSOP | 4000 pieces per 13-in reel |

#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                                                          | Symbol              | Notes                                       | Rating     | Unit |
|-------------------------------------------------------------------------|---------------------|---------------------------------------------|------------|------|
| Forward Supply Voltage                                                  | V <sub>CC</sub>     | Not sampling angles                         | 38         | V    |
| Reverse Supply Voltage                                                  | V <sub>RCC</sub>    | Not sampling angles                         | -18        | V    |
| Digital I/O Forward Voltage<br>(MOSI, MISO, SCLK, CS, SA1, SA0,<br>BYP) | V <sub>DIG</sub>    | 3.3 or 5 V interface selected               | 5.65       | V    |
| Digital I/O Reverse Voltage                                             | V <sub>RDIG</sub>   |                                             | -0.5       | V    |
| PWM/SENT Forward Voltage                                                | V <sub>PWM</sub>    |                                             | 18         | V    |
| PWM/SENT Reverse Voltage                                                | V <sub>RPWM</sub>   |                                             | -0.5       | V    |
| Operating Ambient Temperature                                           | T <sub>A</sub>      | L range                                     | -40 to 150 | °C   |
| Maximum Junction Temperature                                            | T <sub>J(MAX)</sub> |                                             | 165        | °C   |
| Storage Temperature                                                     | T <sub>STG</sub>    |                                             | –65 to 170 | °C   |
| ESD Boting                                                              | V                   | HBM testing per AEC-Q100; TSSOP-14 package  | >4         | kV   |
|                                                                         | V ESD               | HBM testing per AEC-Q100; eTSSOP-24 package | >4 [1]     | kV   |

<sup>[1]</sup> All GND pins shorted together.

#### **THERMAL CHARACTERISTICS**: May require derating at maximum conditions; see Operating Characteristics section.

| Characteristic             | Symbol                | Test Conditions <sup>[1]</sup>                                | Value | Unit |
|----------------------------|-----------------------|---------------------------------------------------------------|-------|------|
| Package Thermal Resistance | D                     | LE-14 package on 4-layer PCB based on JEDEC standard JESD51-7 | 82    | °C/W |
|                            | $R_{	extsf{	heta}JA}$ | LP-24 package on 4-layer PCB based on JEDEC standard JESD51-7 | 69    | °C/W |

<sup>[1]</sup> Additional thermal information available on the Allegro website.



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

### **PINOUT DIAGRAMS AND TERMINAL LIST TABLES**





#### **Terminal List Table**

| Number  | Name       | Function                                                  |
|---------|------------|-----------------------------------------------------------|
| 1,2     | VCC        | Power supply                                              |
| 3       | PWM/SENT   | PWM or SENT angle output and Manchester communications    |
| 4       | BYP        | External bypass capacitor terminal for internal regulator |
| 5, 6, 7 | GND        | Device ground terminal                                    |
| 8       | CS         | SPI chip-select terminal (active low input)               |
| 9       | SCLK       | SPI clock terminal input                                  |
| 10      | MOSI       | SPI primary output/secondary input                        |
| 11      | MISO       | SPI primary input/secondary output                        |
| 12      | SA0        | SA0 (SENT addressing input)                               |
| 13      | SA1        | SA1 (SENT addressing input)                               |
| 14      | No connect | Not connected; connect to ground in application           |



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces



Package LP 24-pin eTSSOP Pinout Drawing

#### **Terminal List Table**

Die 2

| Number | Name           | Function                                                                                                              |
|--------|----------------|-----------------------------------------------------------------------------------------------------------------------|
| 1      | SCLK_1         | SPI clock terminal input                                                                                              |
| 2      | CS_1           | SPI chip select terminal (active low input)                                                                           |
| 3      | MOSI_1         | SPI controller output/peripheral input                                                                                |
| 4      | MISO_1         | SPI controller input/peripheral output                                                                                |
| 5      | SA0_1          | SA0<br>SENT and Manchester addressing input<br>Sets bit 0 of address field<br>Tie to BYP for logic 1, GND for logic 0 |
| 6      | SA1_1          | SA1<br>SENT and Manchester addressing input<br>Sets bit 1 of address field<br>Tie to BYP for logic 1, GND for logic 0 |
| 7      | NC             | Not connected<br>Connect to ground in application                                                                     |
| 8      | GND_1          | Device ground terminal                                                                                                |
| 9      | BYP_1          | External bypass capacitor terminal for internal regulator                                                             |
| 10     | PWM/<br>SENT_1 | PWM/SENT output and Manchester communication                                                                          |
| 11, 12 | VCC_1          | Power supply                                                                                                          |

Die 1

|        |                | -                                                                                                                     |
|--------|----------------|-----------------------------------------------------------------------------------------------------------------------|
| Number | Name           | Function                                                                                                              |
| 13     | SCLK_2         | SPI clock terminal input                                                                                              |
| 14     | CS_2           | SPI chip select terminal (active low input)                                                                           |
| 15     | MOSI_2         | SPI controller output/peripheral input                                                                                |
| 16     | MISO_2         | SPI controller input/peripheral output                                                                                |
| 17     | SA0_2          | SA0<br>SENT and Manchester addressing input<br>Sets bit 0 of address field<br>Tie to BYP for logic 1, GND for logic 0 |
| 18     | SA1_2          | SA1<br>SENT and Manchester addressing input<br>Sets bit 1 of address field<br>Tie to BYP for logic 1, GND for logic 0 |
| 19     | NC             | Not connected<br>Connect to ground in application                                                                     |
| 20, 21 | GND_2          | Device ground terminal                                                                                                |
| 22     | BYP_2          | External bypass capacitor terminal for internal regulator                                                             |
| 23     | PWM/<br>SENT_2 | PWM/SENT output and Manchester communication                                                                          |
| 24     | VCC_2          | Power supply                                                                                                          |



### CHARACTERISTIC PERFORMANCE

#### OPERATING CHARACTERISTICS: Valid over operating voltage and temperatures, unless otherwise specified

| Characteristics                    | Symbol                 | Test Conditions                                   | Min  | Тур   | Max  | Unit |
|------------------------------------|------------------------|---------------------------------------------------|------|-------|------|------|
| ELECTRICAL CHARACTERISTICS         |                        |                                                   |      |       |      |      |
|                                    |                        | 3.3 V digital                                     | 3.7  | -     | 18   | V    |
|                                    |                        | 5 V digital with POK_EXT = 0                      | 6    | 12    | 18   | V    |
| Supply Voltage <sup>[1] [2]</sup>  | V <sub>CC</sub>        | 5 V digital with POK_EXT = 1                      | 4.5  | 12    | 18   | V    |
|                                    |                        | 5 V digital pass-through mode with POK_EXT = 0    | 4.5  | 5     | 5.5  | V    |
|                                    |                        | 5 V digital pass-through mode with POK_EXT = 1    | 3.7  | 5     | 5.5  | V    |
| Supply Current                     | т                      | One die, sampling angles, T <sub>A</sub> ≥ 25°C   | -    | -     | 20   | mA   |
|                                    | ICC                    | One die, sampling angles, T <sub>A</sub> < 25°C   | -    | -     | 22   | mA   |
| Clock Frequency                    | f <sub>CLK</sub>       | Main oscillator, ADC signal processing oscillator | 13.6 | 16    | 18.4 | MHz  |
|                                    | f <sub>CLK_LF</sub>    | Low frequency oscillator                          | 200  | 250   | 300  | kHz  |
|                                    | V <sub>UVD(HIGH)</sub> | dV/dt = +1 V/ms, undervoltage flag clears         | -    | -     | 3.75 | V    |
| Ondervoltage Flag Threshold        | V <sub>UVD(LOW)</sub>  | dV/dt = -1 V/ms, undervoltage flag asserts        | 3.35 | -     | -    | V    |
| Overveltage Flag Threshold [3]     | V <sub>OVD(HIGH)</sub> | V <sub>CC</sub> rising                            | 21   | 22    | -    | V    |
|                                    | V <sub>OVD(LOW)</sub>  | V <sub>CC</sub> falling                           | 20   | 21    | -    | V    |
| Forward Supply Zener Clamp Voltage | V <sub>ZUP</sub>       | $I_{CC} = I_{CC(max)} + 3 mA$                     | 38   | -     | -    | V    |
| Reverse Supply Zener Clamp Voltage | V <sub>RZUP</sub>      | $I_{CC} = I_{RCC(min)}$                           | -    | -     | -18  | V    |
| Reverse Battery Current            | I <sub>RCC</sub>       | $V_{CC} = -18 V$                                  | -5   | -     | -    | mA   |
| Power-On Time <sup>[4][5]</sup>    | t <sub>PO</sub>        |                                                   | -    | 0.5   | _    | ms   |
|                                    |                        | $IIR_BW_SEL = 000_2$                              | 2.5  | 3.125 | 3.75 | kHz  |
|                                    |                        | IIR_BW_SEL = 001 <sub>2</sub>                     | 5    | 6.25  | 7.5  | kHz  |
| Internal Bandwidth <sup>[5]</sup>  | BW                     | IIR_BW_SEL = 010 <sub>2</sub> (default)           | 10   | 12.5  | 15   | kHz  |
|                                    |                        | IIR_BW_SEL = 011 <sub>2</sub>                     | 20   | 25    | 30   | kHz  |
|                                    |                        | IIR_BW_SEL = 100 <sub>2</sub>                     | 40   | 50    | 60   | kHz  |



#### OPERATING CHARACTERISTICS (continued): Valid over operating voltage and temperatures, unless otherwise specified

| Characteristics                          | Symbol Test Conditions |                                                                                         | Min  | Тур | Мах      | Unit |
|------------------------------------------|------------------------|-----------------------------------------------------------------------------------------|------|-----|----------|------|
| ELECTRICAL CHARACTERISTICS (continued)   |                        |                                                                                         |      |     |          |      |
| Bypass Pin Output Voltage <sup>[6]</sup> | N/                     | $T_A = 25^{\circ}C, C_{BYP} = 0.1 \ \mu\text{F}, 3.3 \ \text{V}$ interface voltage      | 2.97 | 3.3 | 3.3 3.63 | V    |
|                                          | VBYP                   | $T_{A}$ = 25°C, $C_{BYP}$ = 0.1 $\mu\text{F},$ 5 V interface voltage, $V_{CC} \geq 6$ V | 4.5  | 5   | 5.65     | V    |

<sup>[1]</sup> Conditions of maximum supply voltage and ambient temperature must not exceed maximum junction temperature. At elevated ambient temperatures, the maximum operational voltage is reduced. See plot below. Plot is based on R<sub>0JA</sub>, using a four-layer JEDEC standard PCB.



Ambient Temperature, T<sub>A</sub> (°C)

<sup>[2]</sup> Supply voltage ramp rate should be no slower than 25 V/ms when first energizing (0 to 5 V in 200 µs). Once device is powered on, the rate of change on V<sub>CC</sub> must be limited to less than 1 V/ $\mu$ s for changes larger than 1 V in magnitude.

<sup>[3]</sup> Contact Allegro for additional OVD threshold options.

[4] SPI transactions will be valid within ≈ 500 µs of power on. Time for valid angle depends on filter bandwidth (typically 0.5 ms after power-on when using a 12.5 kHz bandwidth). Angle is considered valid once ANG\_RDY (bit 0 of serial address 0xC) is set to 1, and no error flags are present.

<sup>[5]</sup> Parameter is not measured at final test. Determined by design.

[6] The output voltage specification is to aid in PCB design. The pin is not intended to drive any external circuitry. The specifications indicate the peak capacitor charging and discharging currents to be expected during normal operation. Parameter is not measured at finale test. Determined by design.



### **OPERATING CHARACTERISTICS (continued)**: Valid over operating voltage and temperatures, unless otherwise specified

| Characteristics                                      | Symbol                  | Test Conditions                                                                           | Min  | Тур | Max  | Unit |
|------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------|------|-----|------|------|
| SPI GENERAL SPECIFICATION                            | NS <sup>[1]</sup>       |                                                                                           |      |     |      |      |
| Load Resistance                                      | RL                      |                                                                                           | 100  | -   | -    | kΩ   |
| Lood Conseitance                                     | _                       | Loading on digital output (MISO) pin with frequency up to 10 MHz                          | -    | _   | 20   | pF   |
|                                                      |                         | Loading on digital output (MISO) pin with frequency up to 1 MHz                           | -    | -   | 50   | pF   |
| SPI Input Leakage Current                            | I <sub>L_SPI</sub>      | Leakage current into MOSI, SCLK, <del>CS</del> pins<br>Bus voltage ≤ V <sub>IH(MAX)</sub> | -    | _   | 70   | μA   |
| SPI INTERFACE VOLTAGE SPECIFICATIONS (3.3 V DIGITAL) |                         |                                                                                           |      |     |      |      |
| Digital Input High Voltage                           | V <sub>IH</sub>         | MOSI, SCLK, CS pins                                                                       | 2.8  | _   | 3.63 | V    |
| Digital Input Low Voltage                            | V <sub>IL</sub>         | MOSI, SCLK, CS pins                                                                       | -    | -   | 0.5  | V    |
| Digital Output High Voltage                          | V <sub>OH</sub>         | MISO pin, C <sub>L</sub> = 50 pF, $f_{SCLK} \le 1MHz$                                     | 2.93 | 3.3 | 3.63 | V    |
| Digital Output Low Voltage                           | V <sub>OL</sub>         | MISO pin, $C_L$ = 50 pF, $f_{SCLK} \le 1$ MHz                                             | -    | 0.3 | 0.5  | V    |
| SPI INTERFACE VOLTAGE SP                             | ECIFICATIONS (5 V       | DIGITAL)                                                                                  |      |     |      |      |
| Digital Input High Voltage                           | V <sub>IH</sub>         | MOSI, SCLK, $\overline{CS}$ pins, $V_{CC} \ge 6 V$                                        | 3.75 | -   | 5.5  | V    |
| Digital Input Low Voltage                            | V <sub>IL</sub>         | MOSI, SCLK, $\overline{CS}$ pins, $V_{CC} \ge 6 V$                                        | -    | -   | 0.5  | V    |
| Digital Output High Voltage                          | V <sub>OH</sub>         | MISO pin, C <sub>L</sub> = 50 pF, $f_{SCLK} \le 1$ MHz, $V_{CC} \ge 6$ V                  | 4    | 5   | 5.5  | V    |
| Digital Output Low Voltage                           | V <sub>OL</sub>         | MISO pin, C <sub>L</sub> = 50 pF, $f_{SCLK} \le 1$ MHz, $V_{CC} \ge 6$ V                  | -    | 0.3 | 0.5  | V    |
| SPI INTERFACE TIMING SPECIF                          | ICATIONS <sup>[1]</sup> |                                                                                           |      |     |      |      |
| SPI Message Length                                   | SPILENGTH               |                                                                                           | 32   | -   | 32   | bits |
| SPI Clock Fraguenov                                  | f                       | MISO pins, $C_L \le 20 \text{ pF}$                                                        | 0.1  | -   | 10   | MHz  |
| SFT Clock Frequency                                  | 'SCLK                   | MISO pins, $C_L \le 50 \text{ pF}$                                                        | 0.1  | -   | 1    | MHz  |
| SPI Clock Duty Cycle                                 | D <sub>fSCLK</sub>      | SPI <sub>CLKDC</sub>                                                                      | 40   | -   | 60   | %    |
| SPI Frame Rate                                       | f <sub>SPI</sub>        | SPI message is 32 bits                                                                    | 3    | -   | 289  | kHz  |
| Chip Select to First SCLK Edge                       | t <sub>cs</sub>         | Time from $\overline{\text{CS}}$ going low to SCLK falling edge                           | 50   | -   | -    | ns   |
| Chip Select Idle Time                                | t <sub>CS_IDLE</sub>    | Time $\overline{\text{CS}}$ must be high between SPI message frames                       | 200  | -   | _    | ns   |
| Data Output Valid Time                               | t <sub>DAV</sub>        | Data output valid after SCLK falling edge, $C_L = 20 \text{ pF}$                          | -    | _   | 50   | ns   |
| MOSI Setup Time                                      | t <sub>su</sub>         | Input setup time before SCLK rising edge                                                  | 25   | -   | -    | ns   |
| MOSI Hold Time                                       | t <sub>HD</sub>         | Input hold time after SCLK rising edge                                                    | 40   | -   | -    | ns   |
| SCLK to CS Hold Time                                 | t <sub>CHD</sub>        | Hold SCLK high time before $\overline{CS}$ rising edge                                    | 5    | _   | _    | ns   |

<sup>[1]</sup> Parameter is not measured at final test. Determined by design.



### OPERATING CHARACTERISTICS (continued): Valid over operating voltage and temperatures, unless otherwise specified

| Characteristics                                           | Symbol                       | Test Conditions                                                                                                      | Min                       | Тур | Max  | Unit  |
|-----------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------|-----|------|-------|
| PWM/SENT ELECTRICAL SPEC                                  | CIFICATIONS                  | ·                                                                                                                    |                           |     |      |       |
| PWM/SENT Output Low<br>Saturation Voltage                 | V <sub>SAT_LOW</sub>         | Sink current = 4.7 mA, $V_{CC}$ = 5 V, output FET on                                                                 | -                         | _   | 0.35 | V     |
|                                                           |                              | Push-pull (3.3 V digital), I <sub>OUT</sub> = 1 mA                                                                   | 2.85                      | -   | _    | V     |
| PWM/SENT Output High<br>Saturation Voltage <sup>[1]</sup> | Varturou                     | Push-pull (5 V digital), 6 V $\leq$ V <sub>CC</sub> $\leq$ V <sub>CC(MAX)</sub> , I <sub>OUT</sub> = 1 mA            | 4.3                       | -   | -    | V     |
|                                                           | *SAT_HIGH                    | Push-pull (pass-through mode), 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V, I <sub>OUT</sub> = 1 mA                    | 0.85 ×<br>V <sub>CC</sub> | _   | _    | V     |
| Output Land Desistance [1]                                | R <sub>L(PULLUP)</sub>       | Pull-up resistor; push-pull, or open-drain mode                                                                      | 1.0                       | -   | 55   | kΩ    |
|                                                           | R <sub>L(PULLDOWN)</sub>     | Pull-down resistor; push-pull mode only                                                                              | 10                        | -   | -    | kΩ    |
| Pull-Up Source Voltage <sup>[1]</sup>                     |                              | Maximum pull-up source for PWM/SENT operation, open-drain output                                                     | -                         | _   | 5.65 | V     |
|                                                           | V <sub>S_PWM</sub>           | Maximum pull-up source for PWM/SENT operation, push-pull mode (3.3 V digital)                                        | 2.97                      | 3.3 | 3.63 | V     |
|                                                           |                              | Maximum pull-up source for PWM/SENT operation, push-pull mode (5.0 V digital)                                        | 4.35                      | 5   | 5.65 | V     |
| PWM/SENT Load Capacitance [1]                             | C <sub>PWM_SENT</sub>        |                                                                                                                      | -                         | _   | 4.7  | nF    |
| PWM/SENT Output Leakage<br>Current                        | I <sub>PWM_leakage</sub>     | Leakage into pin, FET off, V <sub>PWM</sub> ≤ 5.5 V                                                                  | -                         | -   | 20   | μA    |
| PWM/SENT Max Operational                                  | I <sub>PWM_MAX(SINK)</sub>   | Maximum operating PWM/SENT sink current                                                                              | -                         | _   | 20   | mA    |
| Current <sup>[1]</sup>                                    | I <sub>PWM_MAX(SOURCE)</sub> | Maximum operating PWM/SENT source current                                                                            | -                         | -   | 2    | mA    |
| PWM/SENT Output Short-Circuit                             | I <sub>PWMSC(SINK)</sub>     | Internally limited                                                                                                   | 20                        | _   | 50   | mA    |
| Current Limiter <sup>[1]</sup>                            | I <sub>PWMSC(SOURCE)</sub>   | Internally limited                                                                                                   | 2                         | -   | 5    | mA    |
| PWM INTERFACE SPECIFICAT                                  | IONS                         |                                                                                                                      |                           |     |      |       |
|                                                           |                              | PWM frequency minimum setting, T <sub>A</sub> in specification                                                       | -                         | 125 | -    | Hz    |
| PWM Carrier Frequency <sup>[1]</sup>                      | f <sub>PWM</sub>             | PWM programmable options                                                                                             | -                         | 16  | _    | steps |
|                                                           |                              | PWM frequency maximum setting, T <sub>A</sub> in specification                                                       | -                         | 16  | -    | kHz   |
| PWM Output Low Clamp [1]                                  | D <sub>PWM(MIN)</sub>        | 2% corresponds to PWM_PORCH_SEL set to 000 <sub>2</sub><br>8% corresponds to PWM_PORCH_SEL set to 110 <sub>2</sub>   | 2                         | _   | 8    | %     |
| PWM Output High Clamp [1]                                 | D <sub>PWM(MAX)</sub>        | 92% corresponds to PWM_PORCH_SEL set to 110 <sub>2</sub><br>98% corresponds to PWM_PORCH_SEL set to 000 <sub>2</sub> | 92                        | _   | 98   | %     |
| PWM Output Clamp Step Size                                | D <sub>PWM(step_size)</sub>  | PWM_PORCH_SEL EEPROM field                                                                                           | _                         | 1   | _    | %     |

<sup>[1]</sup> Parameter is not measured at final test. Determined by design.



### **OPERATING CHARACTERISTICS (continued)**: Valid over operating voltage and temperatures, unless otherwise specified

| Characteristics                        | Symbol                   | Test Conditions                                                                                 | Min  | Тур   | Max  | Unit  |
|----------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------|------|-------|------|-------|
| SENT SPECIFICATIONS <sup>[1]</sup>     |                          |                                                                                                 |      |       |      |       |
| SENT Tick Time                         | t <sub>TICK</sub>        | Programmable. All SENT Modes                                                                    | 0.5  | _     | 7    | μs    |
| SENT Tick Time Tolerance               | TOL <sub>tTICK</sub>     | All SENT Modes                                                                                  | -15  | _     | 15   | %     |
|                                        | V <sub>SENTtrig(L)</sub> | SENT_HYST_CFG = 0, 2; falling edge threshold                                                    | 1.48 | -     | 1.79 | V     |
| SENT Trigger Signal                    | M                        | SENT_HYST_CFG = 0; rising edge threshold                                                        | 2.21 | -     | 2.49 | V     |
|                                        | V SENTtrig(H)            | SENT_HYST_CFG = 2; rising edge threshold                                                        | 1.92 | -     | 2.19 | V     |
| SENT Trigger Threshold                 | M                        | SENT_HYST_CFG = 0                                                                               | _    | 0.73  | -    | V     |
| Hysteresis                             | VSENTtrig(HYST)          | SENT_HYST_CFG = 2                                                                               | _    | 0.44  | -    | V     |
|                                        |                          | TRIGGER_CFG = 0                                                                                 | _    | 2.5   | -    | μs    |
|                                        | *                        | TRIGGER_CFG = 1                                                                                 | _    | 5     | -    | μs    |
|                                        | <sup>L</sup> trig(MIN)   | TRIGGER_CFG = 2                                                                                 | _    | 10    | -    | μs    |
|                                        |                          | TRIGGER_CFG = 3                                                                                 | _    | 0.5   | -    | μs    |
| SENT Output Trigger Edge Filter        | t <sub>SENTtrig(f)</sub> | Deglitch filter                                                                                 | _    | 0.375 | -    | μs    |
| SENT Trigger Delay Time <sup>[2]</sup> | T <sub>dSENT</sub>       | Delay from end of trigger pulse to beginning of SENT message frame (for TSENT and shared SENT). | 7    | _     | _    | ticks |
| MANCHESTER SPECIFICATION               | IS <sup>[1]</sup>        |                                                                                                 |      |       |      |       |
| Bit Rate                               |                          | Communication rate                                                                              | 4    | _     | 100  | kbps  |
| Manchester Input Low Voltage           | V <sub>MAN(L)</sub>      | SENT_HYST_CFG = 0,2; data pulses on SENT/PWM                                                    | 1.48 | _     | 1.76 | V     |
|                                        | N                        | SENT_HYST_CFG = 0; data pulses on SENT/PWM                                                      | 2.21 | _     | 2.49 | V     |
| ivianchester input nigh voltage        | V MAN(H)                 | SENT_HYST_CFG = 2; data pulses on SENT/PWM                                                      | 1.92 | _     | 2.19 | V     |

<sup>[1]</sup> Parameter is not measured at final test. Determined by design.

<sup>[2]</sup> SENT output in open-drain configuration. Actual time includes a fixed 1.25 µs delay, independent of tick time. More precise definition: t<sub>dSENT</sub> = 7 Ticks + 1.125 µs.



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

#### **OPERATING CHARACTERISTICS (continued)**: Valid over operating voltage and temperatures, unless otherwise specified

| Characteristics                                     | Symbol                      | Test Conditions                                                                                  | Min  | Тур     | Мах  | Unit    |
|-----------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------|------|---------|------|---------|
| MAGNETIC CHARACTERIST                               | ics                         |                                                                                                  |      |         |      |         |
| Input Magnetic Flux Density [1]                     | Р                           | For part numbers with suffix 300                                                                 | -    | 300 [2] | 400  | G       |
|                                                     | BIN                         | For part numbers with suffix 600                                                                 | _    | 400 [2] | 600  | G       |
| ANGLE CHARACTERISTICS                               | •                           |                                                                                                  | ~    |         | ~    |         |
| Number of Angle Bits via SPI                        | N <sub>SPI</sub>            | Angle message length, SPI output                                                                 | _    | 16      | _    | bits    |
|                                                     |                             | Angular latency, bandwidth = 3.125 kHz                                                           | -    | 90      | _    | μs      |
|                                                     |                             | Angular latency, bandwidth = 6.25 kHz                                                            | -    | 45      | _    | μs      |
| Response Time [3][4]                                | t <sub>RESPONSE</sub>       | Angular latency, bandwidth = 12.5 kHz                                                            | -    | 25      | _    | μs      |
|                                                     |                             | Angular latency, bandwidth = 25 kHz                                                              | -    | 20      | _    | μs      |
|                                                     |                             | Angular latency, bandwidth = 50 kHz                                                              | -    | 15      | _    | μs      |
| Refresh Rate [5]                                    | t <sub>ANG</sub>            | Angle update                                                                                     | -    | 2       | -    | μs      |
| Angle Error [6]                                     |                             | $T_A = 25^{\circ}C$ , ideal magnet alignment, target RPM = 0                                     | -1.0 | ±0.5    | 1.0  | degrees |
|                                                     | ERRANG                      | $T_A = 150^{\circ}C$ , ideal magnet alignment, target RPM = 0                                    | -2.0 | ±0.9    | +2.0 | degrees |
| Angle Error Due to DC Stray<br>Field <sup>[3]</sup> |                             | T <sub>A</sub> = 25°C, B <sub>stray</sub> = 50G DC, B <sub>IN</sub> = 300 G                      | _    | ±0.1    | ±0.4 | degrees |
| Angle Error Due to AC Stray<br>Field <sup>[3]</sup> |                             | $T_{\rm A}$ = 25°C, AC stray field according to ISO11452-8 Test Level IV, $B_{\rm IN}$ = 300 G   | _    | ±0.1    | ±0.4 | degrees |
| Angle Drift Due to                                  |                             | Change in angle from 25°C; T <sub>A</sub> = 150°C,<br>ideal magnet alignment, target RPM = 0     | -1.2 | ±0.5    | +1.2 | degrees |
| Temperature <sup>[6]</sup>                          | ANGLEDRIFT                  | Change in angle from 25°C; $T_A = -40$ °C,<br>ideal magnet alignment, target RPM = 0             | _    | ±0.5    | _    | degrees |
| Angle Drift Over Lifetime                           | ANGLE <sub>DRIFT_Life</sub> | B <sub>IN</sub> = 300 G, average maximum drift observed following AEC-Q100 qualification testing | _    | ±0.5    | _    | degrees |

 $^{[1]}$  Input magnetic flux density,  ${\rm B}_{\rm IN}$ , is defined in the Input Magnetic Flux Density Definitions section.

<sup>[2]</sup> There is no strict minimum value for B<sub>IN</sub>. However, because a low B<sub>IN</sub> results in low angular resolution, operation is not recommended below 50 G for 300 G (typical) devices, or below 100 G for 400 G (typical) devices.

<sup>[3]</sup> Parameter is not measured at final test. Determined by design.

<sup>[4]</sup> Response time is measured at the time between the magnet crossing a given angle and the angle value updating within the IC. No communication delay is considered. <sup>[5]</sup> Rate at which a new angle reading will be ready.

<sup>[6]</sup> Angle error and drift are inferred through channel characterization and signal path testing—not directly measured at final test.



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

| Characteristics                             | Symbol               | Test C                     | Conditions      |                        | Min | Тур   | Max | Unit    |
|---------------------------------------------|----------------------|----------------------------|-----------------|------------------------|-----|-------|-----|---------|
| ANGLE CHARACTERISTICS                       | (continued)          |                            |                 |                        |     |       |     |         |
|                                             |                      |                            |                 | T <sub>A</sub> = 25°C  | _   | 0.040 | _   | degrees |
|                                             |                      |                            | BVV = 3.125 KHZ | T <sub>A</sub> = 150°C | _   | 0.080 | _   | degrees |
|                                             |                      |                            |                 | T <sub>A</sub> = 25°C  | _   | 0.050 | _   | degrees |
|                                             |                      |                            | DVV - 0.23 KHZ  | T <sub>A</sub> = 150°C | _   | 0.110 | _   | degrees |
| Angle Noise [1][2]                          | Neur                 | Target RPM = 0, 3 sigma;   | BW/ - 12.5 kHz  | T <sub>A</sub> = 25°C  | _   | 0.075 | -   | degrees |
|                                             | ANG                  | 400 G for 600 part variant | DVV - 12.3 KHZ  | T <sub>A</sub> = 150°C | _   | 0.160 | _   | degrees |
|                                             |                      |                            | BW/ = 25 kHz    | T <sub>A</sub> = 25°C  | _   | 0.085 | _   | degrees |
|                                             |                      |                            |                 | T <sub>A</sub> = 150°C | _   | 0.210 | _   | degrees |
|                                             |                      |                            | BW/ = 50 kHz    | T <sub>A</sub> = 25°C  | _   | 0.110 | _   | degrees |
|                                             |                      |                            |                 | T <sub>A</sub> = 150°C | _   | 0.260 | _   | degrees |
|                                             |                      |                            | BW/ - 3 125 kHz | T <sub>A</sub> = 25°C  | _   | 12.1  | _   | bits    |
|                                             |                      |                            | DW = 3.123 KHZ  | T <sub>A</sub> = 150°C | _   | 11.1  | _   | bits    |
|                                             |                      |                            | BW/ = 6 25 kHz  | T <sub>A</sub> = 25°C  | _   | 11.8  | _   | bits    |
|                                             |                      |                            | DW - 0.23 KHZ   | T <sub>A</sub> = 150°C | _   | 10.7  | _   | bits    |
| Noise-Free Number of Bits <sup>[2][3]</sup> | b                    | Target RPM = 0, 6 sigma;   | BW/ = 12.5 kHz  | T <sub>A</sub> = 25°C  | _   | 11.2  | _   | bits    |
|                                             | PNOISE_FREE          | 400 G for 600 part variant | DVV - 12.3 KHZ  | T <sub>A</sub> = 150°C | _   | 10.1  | _   | bits    |
|                                             |                      |                            | RW/ - 25 kHz    | T <sub>A</sub> = 25°C  | _   | 11.0  | -   | bits    |
|                                             |                      |                            | DVV - 23 KHZ    | T <sub>A</sub> = 150°C | -   | 9.7   | -   | bits    |
|                                             |                      |                            | RW/ - 50 kHz    | T <sub>A</sub> = 25°C  | -   | 10.7  | -   | bits    |
|                                             |                      |                            | BVV - 50 KHZ    | T <sub>A</sub> = 150°C | _   | 9.4   | -   | bits    |
| Temperature Sensor [4]                      |                      |                            |                 |                        |     |       |     |         |
| Temperature                                 | TEMP <sub>Bits</sub> | Main and redundant         |                 |                        | _   | 12    | _   | bits    |
| Temperature Resolution                      |                      | 1°C = 8 counts             |                 |                        | _   | 0.125 | _   | °C      |
| Overtemperature Threshold                   | OVT                  |                            |                 |                        | -   | 170   | -   | °C      |
|                                             | UVT                  |                            | _               | -60                    | -   | °C    |     |         |

#### OPERATING CHARACTERISTICS (continued): Valid over operating voltage and temperatures, unless otherwise specified

<sup>[1]</sup> Value represents 3-sigma, or three times the standard deviation of the measured samples ( $N_{ANG}$  = 3 ×  $\sigma$ ).

<sup>[2]</sup> Based on characterization data. Not measured at final test. <sup>[3]</sup> Noise-free number of bits is defined as:  $log_2$  ( $\frac{360}{6\times\sigma}$ ), where  $\sigma$  is the rms angle noise. <sup>[4]</sup> Parameter is not measured at final test. Determined by design.



### FUNCTIONAL DESCRIPTION

### **Overview**

The A33022 is an automotive-qualified, four-channel, rotary position sensor. The four channels provide redundant angle sensing within a single monolithic surface-mount device.

This device is an advanced, programmable system-on-chip (SoC), incorporating six planar Hall-effect, analog signal conditioning, high-speed sampling analog-to-digital converters, digital filtering, digital signal processing (which includes two separate signal paths—primary and secondary), and multiple output options. Available outputs options include SPI, PWM, and SENT.

The primary (or main) channel comprises six planar Hall plates measuring the magnetic field perpendicular to the package. The three secondary channels are each a subset of four Hall plates out of the six from the main channel (for more details, refer to the Angle Measurements section). The information from each channel is processed in parallel to compute an angle measurement based on the input magnetic fields. The resulting angle information, primary and secondary, is passed through additional processing and made available as four independent outputs. In addition, the A33022 compares the primary angle to the secondary angles to monitor the integrity of the angle information.

Zero-angle, filtering, linearization, and diagnostic adjustment options are available in the A33022. These options are configurable in the onboard EEPROM, providing a wide range of sensing solutions in the same device.

### **Angle Measurements**

The A33022 is capable of rejecting common-mode stray fields. It is based on the calculation of the equivalent "center of mass" of the measured magnetic fields. The center-of-mass analogy illustrates how the A33022 is a stray-field-immune sensor: If the same additional mass is applied to a group of weights, the angular position of the center of mass is unchanged. The A33022 has six planar Hall plates equally spaced in a 2 mm diameter circle (Figure 2, not to scale). The magnetic center is attracted toward a given Hall plate if it measures a positive magnetic field or repelled if it measures a negative magnetic field. While placed in front of the right rotating magnet, the magnetic center follows the same rotation as the magnet. The A33022 measures the position of this magnetic center and returns its angular position.

To evaluate the magnet angle position  $\delta_{MAIN}$  , the A33022 realizes the following calculation:

$$\delta_{MAIN} = atan2 \left( \frac{\frac{\sqrt{3}}{2} (CH_B + CH_C)}{CH_A + \frac{1}{2} (CH_B - CH_C)} \right)$$

Equation 1: Magnet angle position calculation

where:

- CH<sub>A</sub> = HP1 HP4,
- $CH_B = HP2 HP5$ , and
- $CH_C = HP3 HP6.$

HPi is the magnetic field measured by Hall plate i along direction Z, perpendicular to the surface of the chip.

The A33022 also measures three redundant angles, using the functions  $f_1$ ,  $f_2$ , and  $f_3$ :

- $\delta_{AB} = f_1(CH_A, CH_B)$
- $\delta_{BC} = f_2(CH_B, CH_C)$
- $\delta_{CA} = f_3(CH_C, CH_A)$

The A33022 compares the main and redundant angles at each clock cycle and switches to safe state if a sufficiently high mismatch is detected.



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces



# Figure 2: Axial view of the A33022 and the cylinder magnet with diametrical magnetization (showing default 0° position)

The A33022 is intended to work as an end-of-shaft angle sensor, in front of a rotating magnet. To achieve 360° absolute angle position, the magnet can be a:

- Two-pole ring, cylinder, or block magnet with diametrical magnetization (Figure 3). The typical magnetic field observed by these channels is presented in the Input Magnetic Flux Density Definitions section.
- Four-pole ring, cylinder, or block magnet with magnetization parallel to the axis of rotation (Figure 4).







Figure 4: Isometric view of the A33022 and the cylinder magnet with four-pole axial magnetization



### **Input Magnetic Flux Density Definitions**

Each of the three signal channels observes a differential field as the magnet rotates above the IC. When discussing sensor performance, it is often easier to use the single-ended value of the input magnetic flux density,  $B_{IN}$ , instead of the differential value.  $B_{IN}$  is the average single-ended field exhibited across all Hall plates. For a perfectly aligned system,  $B_{IN}$  is the maximum field any single Hall plate experiences over a complete magnet rotation. Its relationship to the differential channel field is shown in Figure 5.  $B_{IN}$  is defined as:

$$B_{IN} = \frac{1}{3} \times \sqrt{\left(\frac{\sqrt{3}}{2}(CH_B + CH_C)\right)^2 + \left(CH_A + \frac{1}{2}(CH_B - CH_C)\right)^2}$$

 $B_{\rm IN}$  defines the device resolution, where a high  $B_{\rm IN}$  results in better resolution.



Figure 5: Differential channels and  ${\rm B}_{\rm IN}$  over magnet position with ideal IC position

### System Level Timing

Internal registers are updated with a new angle value every  $t_{ANG}$ . The delay from the time of input until generation of a processed angle value is  $t_{RESPONSE}$ . SPI, which is asynchronously clocked, results in a varying latency depending on sampling frequency and SCLK speed. Register values transmitted are latched on the first SCLK edge of the SPI response frame. This results in a variable age in the angle data, ranging from  $t_{RESPONSE} + t_{SPI}$  to  $t_{RESPONSE} + t_{ANG} + t_{SPI}$ , where  $t_{SPI}$  is the length of a read response packet, and  $t_{ANG}$  is the update rate of the angle register.

Similar to SPI, when using the PWM or SENT output, the output packet is not synchronized with the internal update rate of the sensor.

For PWM, the angle is latched at the beginning of the carrier frequency period (effectively at the rising edge of the PWM output). Because of this, the age of the angle value, once read by the system microcontroller, may be up to  $t_{RESPONSE} + t_{ANG} + 1/f_{PWM}$ . For SENT, the angle is typically latched at the beginning of the SENT frame (see SENT details for more information). The age of the data, once read, is  $\approx t_{RESPONSE} + t_{ANG} + t_{SENT}$ , where  $t_{SENT}$  is the length of the SENT packet.

### Impact of High-Speed Sensing

Due to latency in the signal path, angle information is delayed by  $t_{RESPONSE}$ . This delay equates to a greater angle value as the rotational velocity increases (i.e., a magnet rotating at 20,000 rpm traverses twice as much angular distance in a fixed time period as a magnet rotating at 10,000 rpm), and is referred to as angular lag.

The lag is directly proportional to rpm. If the velocity is known, compensation for this lag can be made externally.



### **Operational Modes**

### **PWM OUTPUT**

The A33022 provides a pulse-width-modulated output with a duty cycle proportional to the measured angle. The PWM frame consists of fixed low and high times as well as the linear region (or active period) used to communicate angle data.



Figure 6: PWM output

#### **PWM Carrier Frequency**

The PWM carrier frequency is controlled by the SENT\_PWM\_ RATE EEPROM field. The configured frequency also determines the resolution of the communicated angle message.

| SENT_PWM_RATE | PWM Frequency<br>(Hz) | Resolution<br>(Bits) |
|---------------|-----------------------|----------------------|
| 0             | 125.0                 | 15                   |
| 1             | 166.7                 | 15                   |
| 2             | 250.0                 | 14                   |
| 3             | 333.3                 | 14                   |
| 4             | 500.0                 | 13                   |
| 5             | 666.7                 | 13                   |
| 6             | 800.0                 | 13                   |
| 7             | 1000.0                | 12                   |
| 8             | 1333.3                | 12                   |
| 9             | 1600.0                | 12                   |
| 10            | 2000.0                | 11                   |
| 11            | 2666.7                | 11                   |
| 12            | 4000.0                | 10                   |
| 13            | 5333.3                | 10                   |
| 14            | 8000.0                | 9                    |
| 15            | 16000.0               | 8                    |

### Fixed High and Low Times

The fixed high and low times of the PWM frame are configurable via the EEPROM PWM\_PORCH\_SEL field. The times are always applied symmetrically, such that a setting of 0 results in a duty cycle range of 2% to 98% (guaranteed 2% for the low and high porch sections).

| PWM_PORCH_SEL | Fixed Time (% Duty Cycle)<br>(Fixed Time = Front Porch and<br>Back Porch) |
|---------------|---------------------------------------------------------------------------|
| 0             | 2                                                                         |
| 1             | 3                                                                         |
| 2             | 4                                                                         |
| 3             | 5                                                                         |
| 4             | 6                                                                         |
| 5             | 7                                                                         |
| 6             | 8                                                                         |
| 7             | 0                                                                         |

### Fault Reporting

The PWM output reports error with two high-level options:

- Tristate the output; or
- Go to a predetermined duty cycle and carrier frequency, depending on the error.

Errors can also be masked to prevent them from impacting the PWM output. For additional details, refer to the Error Reporting Through PWM section.



### **Push/Pull Behavior**

The PWM output follows the same push/pull behavior as described for the SENT protocol.

### **PWM/SENT** Output Drive Control

The PWM/SENT output can be selected for the following states:

- Open-drain.
- Push-assist mode:
  - The high-side FET is used during the rising edge of the transaction only.
- Full push-pull.

The operating mode of the PWM/SENT output driver is controlled by the PUSH\_DRIVE EEPROM field.

| Register   | Bits | Value | Description        |
|------------|------|-------|--------------------|
|            |      | 0     | Open-drain SENT    |
| PUSH DRIVE | 2    | 1     | Push-assisted SENT |
| PUSH_DRIVE | Ζ    | 2     | Push-pull SENT     |
|            |      | 3     | Open-drain SENT    |

An additional Idle\_Push field specifies the behavior of the output driver between SENT frames (in the pause pulse).

| Register  | Value | Description                                                     |
|-----------|-------|-----------------------------------------------------------------|
| IDLE_PUSH | 0     | In PUSH_PULL SENT, high-impedance<br>(high-Z) during idle state |
|           | 1     | In PUSH_PULL SENT, push during idle state                       |

Operation throughout the SENT frame is described in the table below.

| Device State                  | POR    | Idle (Pause) | Trigger                      | Mes  | sage High | Message Low |
|-------------------------------|--------|--------------|------------------------------|------|-----------|-------------|
| PUSH_DRIVE = 0 or 3           | High-Z | High-Z       | Trigger Pulse                |      | High-Z    | Pull-Low    |
| PUSH_DRIVE = 1                | High-Z | High-Z       | Trigger Pulse                | Push | High-Z    | Pull-Low    |
| PUSH_DRIVE = 2; IDLE_PUSH = 0 | High-Z | High-Z       | Trigger Pulse                |      | Push      | Pull-Low    |
| PUSH_DRIVE = 2; IDLE_PUSH = 1 | High-Z | Push         | Trigger Pulse <sup>[1]</sup> |      | Push      | Pull-Low    |

<sup>[1]</sup> Controller must overdrive the device output current.



## **Linearization Feature**

The A33022 contains 16 fixed segments of linearization for the main signal path and all three redundant signal paths. Linearization allows for the conversion of the sensor measured magnetic field data into a customer-desired output. This can be used to correct minor imperfections in the magnet or mounting tolerances.

Linearization converts the measured angle (sensed by the IC) into a corrected output angle. Typically, this is used to align the measured angle to the mechanical angle (the actual magnet position).

The IC performs linearization by taking the measured angle and adding/subtracting a correction factor. This correction factor differs over the measured angle and is based on linearization coefficients stored in EEPROM. There are 16 coefficients, or Y entries (16 for each main and redundant channel), corresponding to the 16 measured angles corresponding to [0°, 22.5°, 45°, ..., 315°, and 337.5°]. For electrical angles not matching an entry in the EEPROM table, the correction factor is calculated by linearly interpolating between the two closest coefficients.

The Y linearization EEPROM fields are 8-bit signed values; each coefficient has a range of -128 to 127 LSB, corresponding to a correction of -11.25 to +11.25 degrees (0.088° step size). The EEPROM field name is in the form of XX\_LINEARIZATION\_YY, where XX stands for AB, BC, CA, or MAIN, and YY ranges from 0 to 15. YY = 0 corresponds to the angle correction for the measured position 0°. YY = 1 corresponds to the angle correction for the measured position 22.5°. See Table 2 for more details. For example, MAIN\_LINEARIZATION\_7 is the angle correction applied to the measured MAIN\_ANGLE = 157.5°.

Figure 7 is shown as an example of a nonlinear curve that is corrected by the sensor. In this example, the Y values contained within EEPROM fields YY = 3, 4, and 8 are positive numbers, while the Y values within EEPROM fields YY = 6 and 7 are negative numbers (YY = 5 provides essentially no correction).

The A33022 sample programmer can be used to calculate the linearization coefficients or, alternatively, a MATLAB function can be used, as provided in the Appendix (see the MATLAB Function to Compute the A33022 Linearization Coefficients section).

Note that, in the case of a short stroke (roation < 360°), for proper linearization at the range ends, calibration is recommended with a linearization point beyond both ends of the stroke. If that is not possible, the alternative recommendation is to use a calculation that includes extrapolation of the measured angles at the first-neighbor calibration angles. For example, if the range is [20°:100°], programming of XX\_LINEARIZATION\_0 and XX\_LINEARIZATION\_5 is recommended, in addition to XX\_ LINEARIZATION\_1 to XX\_LINEARIZATION\_4.



Figure 7: Schematic view of output angle linearization

Table 1: EEPROM Names and Angles

| EEPROM Field<br>XX stands for AB, BC, CA, or MAIN | Corresponding measured<br>angle to be corrected<br>(degrees) |
|---------------------------------------------------|--------------------------------------------------------------|
| XX_LINEARIZATION_0                                | 0                                                            |
| XX_LINEARIZATION_1                                | 22.5                                                         |
| XX_LINEARIZATION_2                                | 45                                                           |
| XX_LINEARIZATION_3                                | 67.5                                                         |
| XX_LINEARIZATION_4                                | 90                                                           |
| XX_LINEARIZATION_5                                | 112.5                                                        |
| XX_LINEARIZATION_6                                | 135                                                          |
| XX_LINEARIZATION_7                                | 157.5                                                        |
| XX_LINEARIZATION_8                                | 180                                                          |
| XX_LINEARIZATION_9                                | 202.5                                                        |
| XX_LINEARIZATION_10                               | 225                                                          |
| XX_LINEARIZATION_11                               | 247.5                                                        |
| XX_LINEARIZATION_12                               | 270                                                          |
| XX_LINEARIZATION_13                               | 292.5                                                        |
| XX_LINEARIZATION_14                               | 315                                                          |
| XX_LINEARIZATION_15                               | 337.5                                                        |



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

### **DEVICE PROGRAMMING INTERFACES**

The A33022 can be programmed in two ways:

- Using the SPI interface for input and output
- Using a *Manchester protocol* on the PWM/SENT pin to send and receive data

The A33022 does not require special supply voltages to write to the EEPROM.

All accessible fields of the IC may be read and written using both protocols. If EEPROM locking is used, write access using either protocol may be limited.

### **Interface Structure**

The A33022 consists of two memory blocks: direct memory (primary serial registers); and extended memory (EEPROM, shadow memory, volatile registers). The primary serial interface registers are used for direct writes and reads by the host controller for frequently required information (for example, angle data, warning flags, field strength, and temperature). All forms of communication (including the extended locations) operate through the primary registers, whether it be via SPI or Manchester.

The primary serial registers provide data and address location for accessing extended memory locations. Accessing these extended locations is done in an indirect fashion: The controller writes into the primary interface to give a command to the sensor to access the extended locations. Read/Write is executed, and the result is again presented in the primary interface. This concept is shown in Figure 8.

For writing extended locations, the primary interface regis-

ters INDIRECT\_WR\_ADDRESS (primary: 0x1), INDI-RECT\_WR\_DATA\_MSB (primary: 0x2), and INDIRECT\_ WR\_DATA\_LSB (primary 0x3) are used for writing extended memory locations. INDIRECT\_WR\_ADDRESS holds the address of the target extended memory location to be written. INDIRECT\_WR\_DATA\_MSB and INDIRECT\_WR\_DATA\_ LSB, contain the two high bytes and the two low bytes for the extended location contents. The INDIRECT\_WR\_STATUS (primary: 0x4) register is used for commands and status information. For further information and other register fields associated with indirect memory transactions, refer to Read Transaction from EEPROM and Other Extended Locations.

For reading extended locations, the primary interface registers INDI-RECT\_RD\_ADDRESS (primary: 0x5), INDIRECT\_RD\_DATA\_ MSB (primary: 0x7), and INDIRECT\_RD\_DATA\_LSB (primary 0x8) are used for reading extended memory locations. INDI-RECT\_RD\_ADDRESS holds the address of the target extended memory location to be read. INDIRECT\_RD\_DATA\_MSB and INDIRECT\_RD\_DATA\_LSB contain the two high bytes and the two low bytes for the extended location contents. The INDIRECT\_ RD\_STATUS (primary: 0x6) register is used for commands and status information. For further information and other register fields associated with indirect memory transactions, refer to Read Transaction from EEPROM and Other Extended Locations.

For more information on EEPROM and shadow memory read and write access, see EEPROM and Shadow Memory Usage.

The primary serial interface can be accessed using the SPI and using the Manchester interface. These two interfaces are detailed in the following sections.



Figure 8: Serial registers allow access to extended memory (EEPROM and shadow)



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

### SPI

The A33022 provides a full-duplex 4-pin SPI interface, using SPI mode 3 (CPHA = 1, CPOL = 1).

The sensor responds to commands received on the MOSI (controller-out/peripheral in), SCLK (serial clock), and  $\overline{\text{CS}}$  (chipselect) pins, and outputs data on the MISO (controller in/peripheral out) pin. SPI may operate at either 3.3 V or 5 V, depending on the interface voltage specified for the part number.



Figure 9: SPI Interface Programming Setup

### Table 2: SPI Interface Timings Output [1]

#### Symbol Characteristics **Test Conditions** Min. Typ. Max. Unit SPI Message Length 32 32 bits SPILENGTH \_ MHz MISO pins, $C_L \le 20 \text{ pF}$ 0.1 \_ 10 SPI Clock Frequency f<sub>SCLK</sub> MISO pins, $C_{L} \le 50 \text{ pF}$ 0.1 1 MHz \_ SPI Clock Duty Cycle D<sub>fSCLK</sub> SPICLKDC 40 60 % SPI Frame Rate SPI message is 32 bits 3 289 f<sub>SPI</sub> \_ kHz Chip Select to First SCLK Edge Time from CS going low to SCLK falling edge 50 ns t<sub>CS</sub> \_ \_ Time $\overline{\text{CS}}$ must be high between SPI message frames Chip Select Idle Time 200 t<sub>CS IDLE</sub> \_ \_ ns Data Output Valid Time Data output valid after SCLK falling edge, C<sub>L</sub> = 20 pF \_ \_ 50 ns t<sub>DAV</sub> **MOSI Setup Time** Input setup time before SCLK rising edge 25 ns t<sub>SU</sub> MOSI Hold Time Input hold time after SCLK rising edge t<sub>HD</sub> 40 \_ \_ ns SCLK to CS Hold Time Hold SCLK high time before $\overline{CS}$ rising edge 5 \_ ns t<sub>CHD</sub> \_

<sup>[1]</sup> Parameter is not measured at final test. Limits are based on design simulations.



### TIMING

The interface timing parameters from Table 2 are displayed in Figure 10 and Figure 11.







Figure 11: SPI Interface Timings Output

### MESSAGE FRAME

The SPI interface uses a 32-bit packet and is designed to provide a high level of confidence in data integrity. Three SPI transactions are possible: write cycle, read request (from the controller), and read response (from the peripheral).

| Bit # | 31 | 30     | 29        | 28      | 27      | 26      | 25     | 24     | 23     | 22 | 21    | 20    | 19    | 18    | 17    | 16    | 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5  | 4     | 3     | 2     | 1     | 0     |  |
|-------|----|--------|-----------|---------|---------|---------|--------|--------|--------|----|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|----|-------|-------|-------|-------|-------|--|
| CS    |    |        |           |         |         |         |        |        |        |    |       |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |    |       |       |       |       |       |  |
| SCLK  |    |        | 3         | 4       | 5       | 6       |        | 8      | 9      | 10 | 11    |       | 13    | 14    | 15    | 16    | 17   | 18   | 19   | 20   | 21   | 22   | 23   | 24   | 25   | 26   | 27 | 28    | 29    | 30    | 31    | 32    |  |
| MOSI  | 0  | W-1 R- | 0 A4      | A3      | A2      | A1      | A0     | -      |        |    | DI-15 | DI-14 | DI-13 | DI-12 | DI-11 | DI-10 | DI-9 | DI-8 | DI-7 | DI-6 | DI-5 | DI-4 | DI-3 | DI-2 | DI-1 | DI-0 |    | CRC-4 | CRC-3 | CRC-2 | CRC-1 | CRC-0 |  |
| MISO  | 1  | Prev-A | 4 Prev-A3 | Prev-A2 | Prev-A1 | Prev-A0 | Count2 | Count1 | Count0 | S1 | D-15  | D-14  | D-13  | D-12  | D-11  | D-10  | D-9  | D-8  | D-7  | D-6  | D-5  | D-4  | D-3  | D-2  | D-1  | D-0  | S0 | CRC-4 | CRC-3 | CRC-2 | CRC-1 | CRC-0 |  |

#### Figure 12: 32-Bit SPI Frame

### Write Cycle or Read Request Cycle

The frame structures of the write cycle and read request are shown in Figure 13 and Figure 14, respectively. The frames consist of:

- Start Bit [31]: Static bit with logic = 0. This bit is not used in the CRC calculation.
- R/W [30]: Read/Write bit set to logic = 1 indicates a write cycle; logic = 0 indicates a read request.
- Address [29:25]: Address bits for accessing primary registers.
- Data [21:6]: Data bit for writing primary registers. Considered immaterial for a read request.
- CRC [4:0]: CRC bits calculated on the frame bits [30:5].
- Immaterial bits [24:22, 5]: Can be set to logic = 1 or logic = 0.

| Bit  | 31 | 30 | 29 | 28  | 27      | 26    | 25 | 24 | 23 | 22 | 21 | 20          | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7     | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|----|----|-----|---------|-------|----|----|----|----|----|-------------|----|----|----|----|----|----|----|----|----|----|---|----|-------|-----|---|---|---|---|---|---|
| MOSI | 0  | 1  |    | Ado | dress [ | [4:0] |    |    | _  |    |    | Data [15:0] |    |    |    |    |    |    |    |    |    | -  |   | CI | RC [4 | :0] |   |   |   |   |   |   |

#### Figure 13: Write Cycle SPI Frame

| Bit  | 31 | 30 | 29 | 28  | 27      | 26    | 25 | 24 | 23 | 22 | 21 | 20                                            | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9      | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|----|----|----|-----|---------|-------|----|----|----|----|----|-----------------------------------------------|----|----|----|----|----|----|----|----|----|----|--------|----|---|---|---|---|---|---|---|---|
| MOSI | 0  | 0  |    | Add | lress [ | [4:0] |    |    | _  |    |    | Data [15:0] (Immaterial for a read request) — |    |    |    |    |    |    |    |    |    | CI | RC [4: | 0] |   |   |   |   |   |   |   |   |

#### Figure 14: Read Request Cycle Frame

#### **Read Response Cycle**

The read response cycle frame is sent from the IC, as shown in Figure 15. The frame consists of the following:

- Start bit [31]: This bit is set to logic = 1. This bit is not used in the CRC calculation.
- Previous address [30:26]: Register address corresponding to the read request data.
- Frame count [25:23]. Frame counter increments with each SPI frame.
- S1 [22]: Status/Error Flag

- Logical OR of all unmasked error flags.
- Will clear once presented following a read (assuming condition has cleared).
- S0 [5]: Status/Error Flag
  - Logical OR of all unmasked error flags.
  - Will clear once presented following a read (assuming condition has cleared).
- Data [21:6]: Data contents from primary register.
- CRC [4:0]: CRC bits calculated over the frame [30:5].

| Bit  | 31 | 30 | 29     | 28   | 27     | 26  | 25   | 24     | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13     | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3  | 2      | 1  | 0 |
|------|----|----|--------|------|--------|-----|------|--------|---------|----|----|----|----|----|----|----|----|------|--------|----|----|----|---|---|---|---|----|---|----|--------|----|---|
| MISO | 1  | Pr | evious | Addr | ess [4 | :0] | Fram | e Coun | t [2:0] | S1 |    |    |    |    |    |    |    | Data | [15:0] |    |    |    |   |   |   |   | S0 |   | CI | RC [4: | 0] |   |

Figure 15: Read Response Cycle Frame



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

### **SPI CRC**

Each SPI frame includes a 5-bit CRC, calculated using the polynomial:  $x^5 + x^2 + 1$  with a seed value of 11111<sub>2</sub>.



#### Figure 16: CRC Calculation with Left Shift Register

The outgoing CRC is calculated by the A33022 and transmitted on the MISO pin. The incoming CRC must be calculated by the controller and included on the MOSI pin. The A33022 checks the CRC on every incoming frame, and any invalid frame is ignored. The CRC achieves a Hamming distance of 3 for secure data transmission. The CRC may be calculated with the following C code:

```
#include <stdio.h>
#include <stdint.h>
#include <stdbool.h>
/**
```

- \* Computes a 5-bit CRC using the polynomial  $X^5$  +  $x^2$  + 1
- \* This function calculates a 5-bit Cyclic Redundancy Check (CRC) \* for a given SPI Frame.
- \* It utilizes the specified polynomial (X^5 + x^2 + 1) for computation.
- $\ast$  @param data The input data for which the CRC is to be calculated.
- $\ast$  @param numberOfBits The number of bits to consider for the CRC calculation.
- $\ast$   $$\$  Should be set to 26, MSB of SPI frame is not included in CRC calc.
- $\ast$  @return The computed 5-bit CRC value as a 16-bit unsigned integer. The CRC
- $\ast$   $% % \left( {{{\mathbf{x}}_{i}}} \right)$  is based on the provided polynomial and the specified number of bits

```
* from the input data
*/
```

```
uint16_t SPI_CRC5(uint64_t data, uint16_t numberOfBits) {
```

```
bool C0 = false:
       bool C1 = false;
       bool C2 = false;
       bool C3 = false;
       bool C4 = false;
       bool COp = true;
       bool C1p = true;
       bool C2p = true;
       bool C3p = true;
       bool C4p = true;
       bool newBit = false;
       uint64_t bitMask = 1;
       bitMask <<= numberOfBits - 1;</pre>
       for (; bitMask != 0; bitMask >>=1) {
                 newBit = ((data & bitMask) != 0);
                 C4 = C3p;
                 C3 = C2p;
                 C2 = C1p ^ C4p ^ newBit;
                 C1 = C0p;
                 C0 = C4p ^ newBit;
                 C0p = C0;
                 C1p = C1;
                 C2p = C2;
                 C3p = C3;
                 C4p = C4;
       }
       return (C4? 16U: 0U) + (C3? 8U: 0U) + (C2? 4U: 0U) + (C1?
2U: 0U) + (C0? 1U: 0U);
}
```



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

The CRC may be calculated with the following Python code:

```
def spi_crc(data_frame):
    .....
    SPI CRC: Takes 27 bit input and generates 5 bit CRC.
    Polynomial = x^5 + x^2 + 1
    Initial CRC value set to all 1s
    Input:
        data_frame: a string representing 27 bit binary data
    .....
    crc = list('11111') #CRC seed = 11111
    # MSB of SPI frame is not used during CRC calculation.
    for j in range(1, 27):
        old crc = crc
        aux_crc_1 = crc[1]
        aux_crc_4 = crc[4]
        crc[4] = int(old_crc[3])
        crc[3] = int(old_crc[2])
        crc[2] = int(aux_crc_1) ^ int(aux_crc_4) ^ int(data_frame[j])
        crc[1] = int(old_crc[0])
        crc[0] = int(aux_crc_4) ^ int(data_frame[j])
    #flips calculated CRC around to obtain value in proper order
    crc = crc[::-1]
    return crc
```

#### A MATLAB implementation of the CRC is:

```
function [output_binary_word,CRC]=Allegro_CRC_x5_x2(input_
binary_word)
%% Initialization
CRC=ones(5,1);
%% CRC calculation
for i=1:length(input_binary_word)
    old_CRC=CRC;
    aux_CRC2=CRC(2);
    aux_CRC5=CRC(5);
    CRC(5)=old_CRC(4);
    CRC(4)=old_CRC(3);
    aux=xor(aux_CRC2,aux_CRC5);
    CRC(3)=xor(aux,str2num(input_binary_word(i)));
    CRC(2)=old_CRC(1);
    CRC(1)=xor(aux_CRC5,str2num(input_binary_word(i)));
```

#### end

%% Outputs CRC=[num2str(CRC(5)) num2str(CRC(4)) num2str(CRC(3)) num2str(CRC(2)) num2str(CRC(1))]; output\_binary\_word=[input\_binary\_word CRC];



### MISO RESPONSE ON RECEIPT OF BAD CRC

When the A33022 detects an incorrect incoming CRC, the IER flag (direct address 0x0F, bit 15) asserts. A special SPI packet from the A33022 is returned on the next SPI frame. The contents of this special SPI packet are:

Following a write operation, the MISO packet contains predetermined

• Previous Address [30:26]: Set to 0x11.

- Data [21:6]: Contains the contents of the error register (primary: 0xF).
  - Note: The IER flag is not set on this first SPI packet; however, a read of the error register (address 0x0F) shows the IER flag asserted.

This packet is shown in Figure 17.

| Bit  | 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24      | 23    | 22 | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14   | 13   | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3  | 2       | 1  | 0 |
|------|----|----|----|----|----|----|------|---------|-------|----|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|-----|-----|-----|---|---|----|---------|----|---|
| MISO | 1  | 1  | 0  | 0  | 0  | 1  | Fram | e Count | [2:0] | 0  | IER | XEE | BSY | SME | EUE | ESE | POR | OVCC | UVCC | MSH | MSL | SMM | OFE | SAT | TSE | VCF | 0 |   | CF | RC [4:0 | 0] |   |

#### Figure 17: First MISO Response Following a Bad Incoming CRC

#### **MISO RESPONSE FOLLOWING A WRITE**

values within the Previous Address and Data fields:

- Previous Address [30:26]: Set 0x10.
- Data [21:6]: Primary angle value (ANGLE\_OUT\_MAIN from primary 0xE).

This packet is shown in Figure 18.

| Bit  | 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24      | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14    | 13     | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3  | 2      | 1  | 0 |
|------|----|----|----|----|----|----|------|---------|---------|----|----|----|----|----|----|----|----|-------|--------|-----|----|----|---|---|---|---|----|---|----|--------|----|---|
| MISO | 1  | 1  | 0  | 0  | 0  | 0  | Fram | e Count | t [2:0] | S1 |    |    |    |    |    |    | AN | GLE_C | DUT_MA | AIN |    |    |   |   |   |   | S0 |   | CF | RC [4: | 0] |   |

#### Figure 18: MISO Response Following a Write Operation

#### **SPI POWER-ON RESPONSE**

After a power-cycle, S1 and S0 are set to logic = 1 until the ANGLE\_RDY (primary: 0xC [0]) bit is set and no other errors are locked. This is an indication to the controller that the signal chain has stabilized and the angle is valid. In addition, transition-

ing S1 and S0 from logic = 1 to logic = 0 allows for the detection of a stuck diagnostic bit. The full content of the first SPI return packet following a power-on is 0x80400021. This response only occurs following a full power-cycle. The SPI logic does not reset following a full or soft reset initiate via the CTRL register (Address 0x0D).

| Bit         | 31 | 30 | 29 | 28     | 27 | 26 | 25 | 24     | 23 | 22 | 21   | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|--------|----|----|----|--------|----|----|------|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|---|---|---|---|
| Description | 1  |    | A  | Addres | s  |    | Fi | rame C | nt | S1 | Data |    |    |    |    |    |    |    |    |    |    | S0 |   |   | CRC |   |   |   |   |   |   |   |
| Binary      | 1  | 0  | 0  | 0      | 0  | 0  | 0  | 0      | 0  | 1  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0   | 0 | 1 | 0 | 0 | 0 | 0 | 1 |

Figure 19: Initial SPI Response Frame Following Power-On



### Manchester Interface

The A33022 incorporates a serial interface shared with the PWM/ SENT pin (Note: The A33022 may be programmed via SPI, with additional wiring connections). The device uses a point-to-point communication protocol based on Manchester encoding per G.E. Thomas (a rising edge indicates logic = 0, and a falling edge indicates logic = 1), where the address and data are transmitted with the MSB first. The addressable Manchester code implementation uses the logic states of the SA0/SA1 pins to set address values for each die. In this way, individual communication can be performed with up to four A33022 die per line.

Only the PWM/SENT pin is used for communication and entering into Manchester mode. The V<sub>CC</sub> level is not used to enter Manchester mode.



Figure 20: Manchester Programming Interface Setup



#### Figure 21: Manchester Code

### MANCHESTER MESSAGE STRUCTURE

The general format of the Manchester message frame is shown in Table 3. Serial binary data is encoded using a Manchester encoding scheme, where logic = 1 is indicated by a falling edge within the bit boundary, and logic = 0 is indicated by a rising edge within the bit boundary. The time period for the bit boundary is determined by the baud rate initiated by the external controller. The A33022 read acknowledge is transmitted at the same rate as the command message frame. The bits are described in Table 3.

| Syn | chro-<br>ize | Read/<br>Write |     | De<br>Ado | vice<br>Iress |     |     | N   | lemoi<br>ddre | ry-<br>ss |     |     | Da  | ta (W | rite C | nly) |     |     | CRC |     |
|-----|--------------|----------------|-----|-----------|---------------|-----|-----|-----|---------------|-----------|-----|-----|-----|-------|--------|------|-----|-----|-----|-----|
| 0   | 0            | 0              | 0/1 | 0/1       | 0/1           | 0/1 | 0/1 | 0/1 | 0/1           | 0/1       | 0/1 | 0/1 | 0/1 | 0/1   | 0/1    |      | 0/1 | 0/1 | 0/1 | 0/1 |
|     |              |                |     |           |               |     | MSB |     |               |           |     |     | MSB |       |        |      |     |     |     |     |

#### Figure 22: Manchester Message Structure

| Quantity of<br>Bits | Name                 | Values    | Description                                                                                   |
|---------------------|----------------------|-----------|-----------------------------------------------------------------------------------------------|
| 2                   | Synchro-<br>nization | 0         | Used to identify the beginning of<br>a serial interface command and<br>communication bit time |
| 1                   | Read /               | 0         | [As required] Write operation                                                                 |
|                     | Write                | 1         | [As required] Read operation                                                                  |
| 4                   | Device<br>Address    | 0x to 0xF | Used to identify device on the bus                                                            |
| 5                   | Address              | 0x-0x1F   | [Read/Write] Register address<br>(of primary serial interface)                                |
| 16                  | Data                 | 0/1       | Write only                                                                                    |
| 3                   | CRC                  | 0/1       | Bits to check the validity of<br>frame                                                        |



### SPECIFYING A DEVICE ADDRESS

An A33022 die is assigned a specific die ID value by the logical state of the SA0 and SA1 pins.

#### Table 4: Die ID

| SA1 | SA0 | ID Value |
|-----|-----|----------|
| 0   | 0   | ID0      |
| 0   | 1   | ID1      |
| 1   | 0   | ID2      |
| 1   | 1   | ID3      |

Using the 4 bits of the Device Address field (of the Manchester write frame), different die may be selected via their assigned ID value, allowing up to four die to be individually addressed and providing for different group addressing schemes. If the Device Address contains all zeros, no ID comparison is made, allowing all A33022 devices to be addressed at once.

#### Table 5: Device Address

|     | Device / | Address |     |
|-----|----------|---------|-----|
| ID3 | ID2      | ID1     | ID0 |

#### Example:

If the Device Address of a Manchester packet is 4'b1000, only the die that has ID3 set (both SA1 and SA0 held high) is addressed.

### **READ COMMAND**

The Read command is 15 bits in length, composed of 2 synchronization bits, 1 R/W bit, 4 die ID bits, 5 memory address bits, and 3 CRC bits.



### Figure 23: Manchester Read Request Command

### READ ACKNOWLEDGE

The Read Acknowledge frame is composed of the synchronization bits, 16 data bits, and 3 CRC bits.



### Figure 24: Manchester Read Acknowledge Command

### WRITE COMMAND

The Write command is 31 bits in length, composed of 2 synchronization bits, 1 R/W bit, 4 die ID bits, 5 memory address bits, 16 data bits, and 3 CRC bits.

| Sync<br>niz | hro-<br>ze | Read/<br>Write |     | Dev<br>Add | vice<br>Iress |     |     | N<br>A | lemoi<br>ddre | ry-<br>ss |     |     |     | Da  | ata |   |     |     | CRC |     |
|-------------|------------|----------------|-----|------------|---------------|-----|-----|--------|---------------|-----------|-----|-----|-----|-----|-----|---|-----|-----|-----|-----|
| 0           | 0          | 0              | 0/1 | 0/1        | 0/1           | 0/1 | 0/1 | 0/1    | 0/1           | 0/1       | 0/1 | 0/1 | 0/1 | 0/1 | 0/1 |   | 0/1 | 0/1 | 0/1 | 0/1 |
|             |            |                |     |            |               |     | MSB |        |               |           |     |     | MSB |     |     | • |     |     |     |     |

### Figure 25: Manchester Write Command

The 5-bit memory address corresponds to the serial register address to which the 16 bits will be written.



#### TIMING DURING A MANCHESTER READ RESPONSE

The A33022 never initiates communication. The A33022 recognizes four transactions: write access, write to EEPROM, write to volatile, and read. Only the read transaction prompts the A33022 to respond with data. When responding to a read command, the A33022 does not check for line contention; it is the responsibility of the controller to release the line in time and to be ready to read the data sent by the A33022.

After a read command is received, there is a delay between when the last bit of the command is sent to the device and when the device begins to respond on the line. This delay has two parts:

- The first part of the delay (t<sub>d</sub>) occurs between the time the last bit of the read command is received and the time the device begins to pull the line low in preparation to send data.
- The second part of the delay  $(t_b)$  occurs between the time the device pulls the line low to the time the device begins outputting data. The output is fully readable as long as the controller releases control before  $t_d + t_b$ ; however, it is recommended that the line be released before  $t_d$ .

| Device<br>Output     | Waiti  | High-Z<br>ng for addressing pu | lse         | Low | Data | High-Z |
|----------------------|--------|--------------------------------|-------------|-----|------|--------|
| Controller<br>Output | High-Z | Read<br>Command                |             |     | Hi   | gh-Z   |
| Line<br>Voltage      | High-Z | Read<br>Command                | High-Z      | Low | Data | High-Z |
|                      |        | t <sub>d</sub> →               | t, <b>→</b> | +   | Ŧ    |        |

Figure 26: Manchester Read Response Timing

### MANCHESTER CRC

The Manchester serial interface uses a cyclic redundancy check (CRC) for data-bit error checking (synchronization bits are ignored by the check). The CRC algorithm is based on the following polynomial and the CRC calculation is represented graphically in Figure 27. The trailing 3 bits of a message frame comprise the CRC token. The CRC is initialized at 0b111.

$$g(x) = x^3 + x + 1$$



Figure 27: Manchester CRC Calculation

The 3-bit Manchester CRC can be calculated using the following C code:

 $\ensuremath{\prime\prime}\xspace$  command: the Manchester command, right justified, does not include the space for the CRC

// numberOfBits: number of bits in the command not including the 2 zero sync bits at the start of the command and the three CRC bits

- // Returns: The three bit CRC
- // This code can be tested at http://codepad.org/yqTKnfmD

uint16\_t ManchesterCRC(uint64\_t data, uint16\_t numberOfBits)

```
bool C0 = false;
bool C1 = false;
bool C2 = false:
bool C0p = true;
bool C1p = true;
bool C2p = true;
uint64_t bitMask = 1;
bitMask <<= numberOfBits - 1;</pre>
// Calculate the state machine
for (; bitMask != 0; bitMask >>= 1)
{
       C2 = C1p;
       C0 = C2p ^ ((data & bitMask) != 0);
       C1 = C0 \wedge C0p;
       COp = CO;
       C1p = C1;
       C2p = C2;
}
return (C2 ? 4U : 0U) + (C1 ? 2U : 0U) + (C0 ? 1U : 0U);
```

```
}
```

{



### **DEFAULT MANCHESTER DRIVE OPERATION**

When in Manchester mode, the device communicates via an open-drain driver. This applies even when the device has been configured with push/pull or assisted SENT/PWM.

### ENTERING MANCHESTER COMMUNICATION MODE

The method of Manchester entry is determined by the PWM/ SENT configuration of the IC. The specific entry requirements are controlled by OUTMSG\_MODE (extended: 0x25 [2:0]) and SENT\_PWM\_RATE (extended 0x25: [7:3]) EEPROM fields.

- 1. If the IC is configured for PWM (OUTMSG\_MODE = 0), the output line must be held low for at least 2 PWM periods prior to sending the Manchester entry code (as shown in Figure 27)
- 2. If using a form of free-streaming or Triggered SENT (OUT-MSG\_MODE = 1, 2, 6, or 7) the SENT frame must be interrupted by an Auxiliary Interrupt Pulse followed by the Manchester entry code (as shown in Figure 28 and Figure 29).
- If using a version of Shared SENT (OUTMSG\_MODE = 3, 4, OR 5), a specific F\_AUX pulse is required, followed by the Manchester entry code (Figure 30).

A summary is shown in Table 6.

The method of entry is independent of the PWM\_SENT\_ ENABLE (extended: 0x3F [17]) setting.

#### IMPORTANT: With the PWM/SENT output disabled (PWM\_ SENT\_ENABLE = 0), the entry method is still defined by the settings of OUTMSG\_MODE and SENT\_PWM\_RATE.

The A33022 is shipped with the following configurations set by the Allegro factory:

- PWM\_SENT\_ENABLE = 0
- OUTMSG\_MODE = 0
- SENT\_PWM\_RATE = 0

| Parameter           | Symbol             | Desc        | ription              | Min            | Тур. | Max | Units |
|---------------------|--------------------|-------------|----------------------|----------------|------|-----|-------|
|                     |                    | PWM         | Auxiliary Command    | 2 × PWM period | -    | -   | μs    |
|                     |                    | SSENT—Short | F_AUX                | 56             | 63   | 70  | ticks |
| Lield Time          | <u>،</u>           | SSENT—Long  | F_AUX                | 216            | 240  | 264 | ticks |
|                     | <sup>L</sup> hold  | ASENT       | F_AUX                | 56             | 63   | 70  | ticks |
|                     |                    | SENT        | Aux. Interrupt Pulse | 30             | _    | -   | ticks |
|                     |                    | TSENT       | Aux. Interrupt Pulse | 30             | _    | -   | ticks |
| Edge Detection Time | t <sub>gate</sub>  |             |                      | 0.7            | _    | -   | μs    |
| Access Code Window  | t <sub>msgRX</sub> |             |                      | 1.4            | _    | 300 | μs    |

#### Table 6: Auxiliary Command Parameters [1]

<sup>[1]</sup> Parameter is not measured at final test. Determined by design.

#### Table 7: Manchester Access Code

| Parameter              | Description                                                                              | Value (Hex) |
|------------------------|------------------------------------------------------------------------------------------|-------------|
| Manchester Access Code | Enables Manchester Communication. PWM output disabled.<br>Enables Extended Reads/Writes. | C4 18 0E 81 |



## Manchester Auxiliary Interrupt Pulse for PWM Output Mode

To initialize communication using the Manchester Auxiliary command when the A33022 is configured with PWM output, the auxiliary interrupt pulse can be applied at any time. The auxiliary pulse must have a minimum width of  $t_{HOLD}$ , after which the pulse is released for  $t_{GATE}$  plus the rise time to allow the line to pull high and the device to register a rising edge. After this, the controller must pull low for  $t_{GATE}$  before beginning to send the Manchester access code. If the device does not recognize the first rising edge of the Manchester access code before  $t_{msgRX}$ , after the hold time, a timeout of the device occurs, Manchester initialization aborts, and PWM functionality returns. The Manchester Auxiliary command for PWM output is shown in Figure 28.



Figure 28: Entering Manchester from PWM

### Manchester Auxiliary Command for SENT Output Mode

To initialize communication using the Manchester auxiliary command when the A33022 is configured with free-streaming SENT (OUTMSG\_MODE = 1 or 7), the auxiliary interrupt pulse can begin at any time. The pulse must have a minimum width of  $t_{HOLD}$ , after which the pulse must be released for  $t_{GATE}$  plus the rise time to allow the line to pull high, followed by a low period of  $t_{GATE}$  before sending the Manchester access code. If the first rising edge of the Manchester access code is not observed before  $t_{msgRX}$ , a timeout of the the device occurs, Manchester initialization aborts, and the device returns to normal functionality. The Manchester auxiliary command is shown in Figure 29.





# Manchester Auxiliary Command for TSENT Output Mode

To initiate Manchester communication when the A33022 is configured with the TSENT output (OUTMSG\_MODE = 2 or 6), the auxiliary interrupt pulse must be transmitted during the SENT message frame, requiring a trigger pulse to begin a SENT frame. The auxiliary interrupt pulse must begin between 8 and 56 ticks following the completion of the trigger pulse. The pulse must have a minimum width of  $t_{HOLD}$ , after which the pulse must be released for  $t_{GATE}$  plus the rise time to allow the line to return high, followed by a low period of  $t_{GATE}$  before sending the Manchester access code. If the first rising edge of the Manchester access code is not observed before  $t_{msgRX}$ , a timeout of the device occurs, Manchester initiation aborts, and the device returns to normal functionality. The Manchester Auxiliary command is shown in Figure 30.



Figure 30: Entering Manchester using TSENT

# Manchester Auxiliary Command for Shared SENT (SSENT and ASENT)

To initialize communication using the Manchester Auxiliary command when the A33022 is configured with SSENT or ASENT output, the auxiliary function pulse, F\_AUX, is applied as the frame request pulse. The auxiliary pulse must have a minimum width of t<sub>HOLD</sub>. After the pulse is released, the output line is required to go high-Z for t<sub>GATE</sub> plus the rise time. The controller must then pull the output line low for t<sub>GATE</sub> before sending the Manchester access code. If the first rising edge of the access code is not recognized before t<sub>msgRX</sub>, a timeout occurs, the Manchester initialization aborts, and the output returns to normal functionality.







## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

### SENT INTERFACE

### SENT Output

The A33022 features a SENT output conforming to the SENT data transmission specification SAEJ716 JAN2016.

### Message Structure

Data within a SENT message frame is represented as a series of nibbles, with the following characteristics:

- Each nibble is an ordered pair of a low-voltage interval followed by a high-voltage interval.
- The low-voltage interval acts as the delimiting state, which acts as a boundary between each nibble. The length of this low-voltage interval is fixed at five ticks.
- The high-voltage interval performs the job of the information state and is variable in duration in order to contain the data payload of the nibble.
- The slew rate of the rising and falling edge may be adjusted using the PWM\_SENT\_HS\_DRV\_SEL and PWM\_SENT\_LS\_DRV\_SEL parameters.
  - High side (rising edge control) requires setting the PUSH\_ DRIVE field.



Figure 32: General Value Formation for SENT 0000 (left), 1111 (right) The duration of a nibble is denominated in ticks. The period of a tick is set by the SENT\_PWM\_RATE EEPROM field. The duration of the nibble is the sum of the low-voltage interval plus the high-voltage interval.

The parts of a SENT message are arranged in the following required sequence:

- **1. Synchronization and Calibration:** Flags the start of the SENT message.
- 2. Status and Communication Nibble: Provides the status of the A33022 and the optional serial data determined by the setting of the SENT\_SCN\_CFG parameter.
- 3. Data: Angle information and optional data.
- 4. CRC: Error checking.
- **5. Pause Pulse (optional):** Fill pulse between SENT message frames.

Table 8: Nibble Composition and Value

| Quantity of Ticks           |                              |       | Pipony           | Desimal             |
|-----------------------------|------------------------------|-------|------------------|---------------------|
| Low-<br>Voltage<br>Interval | High-<br>Voltage<br>Interval | Total | (4-bit)<br>Value | Equivalent<br>Value |
| 5                           | 7                            | 12    | 0000             | 0                   |
| 5                           | 8                            | 13    | 0001             | 1                   |
| 5                           | 9                            | 14    | 0010             | 2                   |
| •                           | •                            | •     | •                | •                   |
| 5                           | 21                           | 26    | 1110             | 14                  |
| 5                           | 22                           | 27    | 1111             | 15                  |



Figure 33: General Format for SENT Message Frame



## **SENT Specifications**

### DATA FRAME CONTENTS

Contents of SENT packets are configurable, as controlled by the SENT\_DATA\_CFG field in EEPROM.

| SENT_DATA_CFG | NIBBLE 1           | NIBBLE 2          | NIBBLE 3         | NIBBLE 4           | NIBBLE 5            | NIBBLE 6            |
|---------------|--------------------|-------------------|------------------|--------------------|---------------------|---------------------|
| 0             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | NA                 | NA                  | NA                  |
| 1             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [3:0]        | NA                  | NA                  |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [15:12]     | STATUS [11:8]       | COUNT [3:0]         |
| 2             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [7:4]       | STATUS [3:0]        | COUNT [3:0]         |
| 3             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | DATAID[3:0]        | EXDATA [7:4]        | EXDATA [3:0]        |
| 4             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [7:4]        | COUNT [3:0]         | ~MAIN_ANGLE [15:12] |
| 5             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8]   | DIAG_ANGLE [7:4]    |
| <u>_</u>      | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [3:0]        | NA                  | NA                  |
| 0             | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | COUNT [3:0]        | NA                  | NA                  |
| 7             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [15:12]     | STATUS [11:8]       | COUNT [3:0]         |
|               | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | STATUS [7:4]       | STATUS [3:0]        | COUNT [3:0]         |
| 8             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | ID                 | NA                  | NA                  |
| 9             | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [3:0]        | ID                  | NA                  |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [15:12]     | COUNT [3:0]         | ID                  |
| 10            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [11:8]      | COUNT [3:0]         | ID                  |
| 10            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [7:4]       | COUNT [3:0]         | ID                  |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [3:0]       | COUNT [3:0]         | ID                  |
| 11            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [15:12]     | STATUS [11:8]       | {1'B0,ID[2:0]}      |
| 11            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | STATUS [7:4]       | STATUS [3:0]        | {1'B1,ID[2:0]}      |
| 12            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | DATAID[3:0]        | EXDATA [3:0]        | ID                  |
| 13            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [3:0]        | ~MAIN_ANGLE [15:12] | ID                  |
| 14            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [3:0]        | ID                  | NA                  |
| 14            | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | COUNT [3:0]        | ID                  | NA                  |
| 15            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [7:4]        | COUNT [3:0]         | ~MAIN_ANGLE [15:12] |
| 15            | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | COUNT [7:4]        | COUNT [3:0]         | ~DIAG_ANGLE [15:12] |
| 16            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | ~MAIN_ANGLE [7:4]  | ~MAIN_ANGLE [11:8]  | ~MAIN_ANGLE [15:12] |
| 17            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | COUNT [3:0]        | ~MAIN_ANGLE [11:8]  | ~MAIN_ANGLE [15:12] |
| 18            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0]   | NA                  | NA                  |
| 19            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0]   | COUNT [3:0]         | NA                  |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0]   | STATUS [15:12]      | COUNT [3:0]         |
| 20            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0]   | STATUS [11:8]       | COUNT [3:0]         |
| 20            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0]   | STATUS [7:4]        | COUNT [3:0]         |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0]   | STATUS [3:0]        | COUNT [3:0]         |



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

## **SENT Specifications (continued)**

| SENT_DATA_CFG | NIBBLE 1           | NIBBLE 2          | NIBBLE 3         | NIBBLE 4         | NIBBLE 5               | NIBBLE 6            |
|---------------|--------------------|-------------------|------------------|------------------|------------------------|---------------------|
| 21            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | STATUS [15:12]         | {2'B00,ID[1:0]}     |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | STATUS [11:8]          | {2'B01,ID[1:0]}     |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | STATUS [7:4]           | {2'B10,ID[1:0]}     |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | STATUS [3:0]           | {2'B11,ID[1:0]}     |
| 22            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | DATAID[3:0]            | EXDATA [3:0]        |
| 23            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | COUNT [3:0]            | ~MAIN_ANGLE [15:12] |
| 04            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | COUNT [3:0]            | NA                  |
| 24            | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | DIAG_ANGLE [3:0] | COUNT [3:0]            | NA                  |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | STATUS [15:12]         | COUNT [3:0]         |
| 25            | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | DIAG_ANGLE [3:0] | STATUS [11:8]          | COUNT [3:0]         |
|               | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | STATUS [7:4]           | COUNT [3:0]         |
|               | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | DIAG_ANGLE [3:0] | STATUS [3:0]           | COUNT [3:0]         |
| 26            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | ID                     | NA                  |
| 27            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | COUNT [3:0]            | ID                  |
| 20            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | COUNT [3:0]            | ID                  |
| 28            | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | DIAG_ANGLE [3:0] | COUNT [3:0]            | ID                  |
| 29            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | COUNT [3:0]            | ~MAIN_ANGLE [15:12] |
|               | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | DIAG_ANGLE [3:0] | COUNT [3:0]            | ~DIAG_ANGLE [15:12] |
| 30            | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | {COUNT [2:0],CRC2 [4]} | CRC2 [3:0]          |
| 31 -          | MAIN_ANGLE [15:12] | MAIN_ANGLE [11:8] | MAIN_ANGLE [7:4] | MAIN_ANGLE [3:0] | {COUNT [2:0],CRC2 [4]} | CRC2 [3:0]          |
|               | DIAG_ANGLE [15:12] | DIAG_ANGLE [11:8] | DIAG_ANGLE [7:4] | DIAG_ANGLE [3:0] | {COUNT [2:0],CRC2 [4]} | CRC2 [3:0]          |

### **ID NIBBLE**

The ID nibble is defined as shown in Table 9.

### Table 9: ID Nibble

|   | ID N | ibble  |        |
|---|------|--------|--------|
| 3 | 2    | 1      | 0      |
| 0 | 0    | ID [1] | ID [0] |

The ID values communicate the logic states of SA0 and SA1 pins. The upper 2 bits can be replaced with a 2-bit counter, depending on the SENT DATA\_MODE.



## **SENT Output Modes**

The timing and method of SENT transmission may be configured using the outmsg\_mode field within EEPROM. Methods of SENT transmission are shown in Table 10 and SENT output modes are shown in Table 11.

#### Table 10: Methods of SENT Transmission

| Free-<br>Streaming<br>SENT   | <ul> <li>Angle information is automatically placed on the SENT line with no prompting from the host. Depending on settings, the SENT message frames may be transmitted back-to-back or synchronized with the angle update.</li> <li>OUTMSG_MODE = 1 and 7 are examples of free-streaming SENT.</li> </ul>                                                                                                                      |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Triggered<br>SENT<br>(TSENT) | <ul> <li>A SENT message frame occurs only when initiated by the host. Prior to the trigger, the A33022 outputs a continuous pause pulse, during which the host triggers a SENT frame by pulling the SENT line low for a minimum of T<sub>Trig(MIN)</sub>. Once the SENT line is released by the host, the A33022 responds with a SENT message frame.</li> <li>OUTMSG_MODE = 2 and 6 are examples of triggered SENT.</li> </ul> |
| Shared<br>SENT               | <ul> <li>Two distinct formats—sequential SENT (SSENT) and addressable SENT (ASENT). Shared SENT allows sharing a single SENT line among four comtpatible devices.</li> <li>OUTMSG_MODE = 3, 4, and 5 are examples of shared SENT.</li> </ul>                                                                                                                                                                                   |

#### Code Visual Description 0 . SENT Disabled. PWM enabled. Internally synchronized SENT (ISENT), Free-streaming SENT Sync Paus Sync Data CRC SCN SCN Paus Data synchronized to the angle update. A pause pulse is inserted until fresh data becomes available. i⁄ i////// VVVVVVVV The pause pulse has a minimum length of 12 ticks between 1 SENT Ticks Min Message SENT messages. Angle data is sampled near the end of the status and SENT Message 1 SENT Message 2 communication nibble (SCN). Controller pulls OUT low Controller releases OUT t<sub>dSENT</sub> (7 ticks) Triggered SENT (TSENT). Sensor IC starts message Data is latched near the end of SCN. Angle data latched 2 Controller initiates a SENT transmission by pulling the line low Pause Pause Waiting Data CRC scn Syn during the pause pulse. After the controller releases the output, period and after a delay of t<sub>dSENT</sub>, the SENT message begins. (Previous Message) SENT Message • Sequential SENT-Long. 3 . See Shared SENT section (to be added later) • Sequential SENT. 4 See Shared SENT section (to be added later). Addressable SENT (ASENT). 5 See Shared SENT section (to be added later). Controller pulls OUT low Controller releases OUT Angle data latched t<sub>dSENT</sub> (7 ticks) Sensor IC starts message TSENT. Data is latched on the falling edge of the trigger. Pause 6 Pause Waiting Similar to OUTMSG MODE = 2, except angle data is latched Sync Data CRC SCN period t<sub>wait</sub> once the output line is pulled low. V *`\\\\\\* (Previous Message) SENT Message Sync Data Sync SCN CRC Data SCN $\forall v v v v v v i$ 1/1/////// SENT 7 Free-streaming SENT. No pause pulse. Message SENT Message 1 SENT Message 2 T<sub>SENT1</sub>

#### Table 11: SENT Output Modes (outmsg\_mode EEPROM Field)



## EEPROM AND SHADOW MEMORY USAGE

The A33022 device features include integrated EEPROM to permanently store configuration parameters for operation. EEPROM is customer programmable and retains data, or parameter values, to configure the device for the application requirements. After a reset or EEPROM write operation, parameter data is copied from EEPROM to shadow (volatile) memory. Parameter data in shadow memory can be overwritten by performing an extended write to the shadow addresses. Access of device parameters through shadow memory is faster than access through EEPROM. In situations where it is desired to test many parameters quickly before permanently programming, use of shadow memory is recommended. The shadow memory registers have the same format as EEPROM and are accessed at extended addresses 0x40 higher than the equivalent EEPROM address. Some bits do not impact device operation and are not copied into shadow memory. Shadow registers do not contain the ECC bits and may have read or write protection restrictions similar to EEPROM.

## **Enabling EEPROM Access**

Writes to indirect memory, EEPROM, and shadow memory are restricted and require an unlock code (reading is allowed without unlocking the device). The unlock code is written to the primary serial register access (primary: 0x1E [15:0]). This involves two write commands, which should be executed one after the other:

For SPI communication:

Write 0xC418 to register primary 0x1E [15:0].

Write 0x0E80 to register primary 0x1E [15:0].

For Manchester communication:

Write 0xC418 to register primary 0x1E [15:0]. Write 0x0E81 to register primary 0x1E [15:0].

When the communication enable bit, MANCH\_COMM\_E (extended 0xA5 [15]), is written with logic = 0, or when a reset event occurs, the communications mode is disabled.

The access status is indicated by the direct serial register access. A read of primary 0x1E [1] set to logic = 1 indicates the customer unlock code is set.

The customer unlock code is not required for write and read operations to all direct serial registers.

Following an EEPROM write, EEPROM margin checking should be performed. The device must be unlocked when performing margin checks.

## **EEPROM and Shadow Access Protections**

The A33022 contains features to protect against unwanted EEPROM access.

- Setting the EEPROM parameter MEM\_LOCK (extended: 0x24 [21:18]) to a value of 0xC (1100 binary) restricts write access to prevent changes to the EEPROM registers. Temporary changes to device configuration settings are still possible by writing to the indirect volatile and shadow memory. Note, any changes to the indirect volatile memory are reset after a device reset event. Read access of the EEPROM is still possible.
- Setting the EEPROM parameter MEM\_LOCK (extended: 0x24 [21:18]) to a value of 0x3 (0011 binary) restricts write access to prevent changes to EEPROM, indirect volatile, and shadow memory. Once set, the parameter settings in indirect memory are read only. Read access is still possible.
- Writes to MEM\_LOCK with the above values are one-time access only and are not erasable through subsequent write commands.

# Write Transactions to Extended Memory: EEPROM, Shadow, and Volatile

Invoking an extended write access is a three-step process:

- 1. Write the target extended address to the primary register INDIRECT\_WR\_ADDRESS (primary: 0x1 [7:0]).
- Write the desired data, for the target extended register, to the primary registers INDIRECT\_WR\_DATA\_MSB (primary: 0x2 [15:0]) and INDIRECT\_WR\_DATA\_LSB (primary: 0x3 [15:0]). The register INDIRECT\_WR\_DATA\_LSB corresponds to the data bits [15:0] of the target extended memory address. The register INDIRECT\_WR\_DATA\_MSB corresponds to the data bits [31:16] of the target extended memory address.
- 3. Execute the extended memory write by setting the extended memory execute write bit (EXW; primary: 0x4 [15]), to logic = 1.
  - a. EEPROM writes require  $\approx 6.5$  ms to complete.

When EXW is set, the 32 bits of data contained in INDIRECT\_ WR\_DATA\_LSB and INDIRECT\_WR\_DATA\_LSB are written to the indirect memory address specified by INDIRECT\_WR\_ ADDRESS. The status of the write operation may be interrogated by polling the primary register INDIRECT\_WR\_STATUS (primary: 0x4). The write-in-progress bit (WIP; primary: 0x4 [8]), when set, indicates the write transaction in progress. The write operation done bit (WDN; primary: 0x4 [0]), when set, indicates the write transaction is done or complete. The extended execute error status bit (XEE; primary: 0x0F [14]), when set, indicates an error occurred when executing the write. For example, if a write is attempted without the proper access enabled, XEE indicates an error.



# Read Transaction from EEPROM and Other Extended Locations

Extended access is provided to additional memory space via the direct registers. This access includes the EEPROM and EEPROM shadow registers. All extended registers are up to 32 bits wide. Invoking an extended read access is a three-step process:

- 1. Write the extended address to be read into the INDI-RECT\_RD\_ADDRESS (primary: 0x5) register (using SPI or Manchester direct access). The 8-bit extended address that determines which extended memory address to access is INDIRECT\_RD\_ADDRESS.
- Invoke the extended access by writing the extended read bit (EXR; primary: 0x6 [15]) with a value of 1. The address specified in INDIRECT\_RD\_ADDRESS is then read, and the data is loaded into the registers INDIRECT\_RD\_DATA\_ MSB (primary: 0x7) and INDIRECT\_RD\_DATA\_LSB (primary: 0x8).
- 3. Read the registers INDIRECT\_RD\_DATA\_MSB and IN-DIRECT\_RD\_DATA\_LSB (using SPI or Manchester direct access) to get the full data contents of the extended read address. The register INDIRECT\_RD\_DATA\_LSB corresponds to the data bits [15:0] of the target extended memory address. The register INDIRECT\_RD\_DATA\_MSB corresponds to the data bits [31:16] of the target extended memory address.

EEPROM read accesses may take up to 2  $\mu$ s to complete. The read operation done bit (RDN; primary: 0x6 [0]) can be polled to determine if the read access is complete before reading the data. Shadow register reads complete in one system clock cycle after synchronization. Do not attempt to read the registers INDI-RECT\_RD\_DATA\_MSB and INDIRECT\_RD\_DATA\_LSB if the read access is in process (RIP; primary: 0x6 [8] = 1), as it could change during the serial access, which would result in inconsistent data. It is also possible that an SPI CRC error would be detected if the data were to change during the serial read via the SPI interface.

## **Shadow Memory Read and Write Transactions**

Shadow memory read and write transactions are identical to those for EEPROM. Instead of addressing to the EEPROM extended address, the shadow extended addresses must be addressed. Shadow extended addresses are located at an offset of 0x40 above the EEPROM. For all addresses, refer to the EEPROM section, Table 12 and Table 13.

### EEPROM Margin Check

The A33022 contains a test mode, EEPROM margining, to check the logic levels of the EEPROM bits. EEPROM margining is customer accessible. EEPROM margining is selectable to check all logic = 1 values, logic = 0 values, or both. The results of the test are reported back in extended memory registers 0x85, 0x83, and 0x82. Note that a fail of the margin test does not force the outputs to a diagnostic state or trigger a diagnostic error flag. The following is a step-by-step procedure to verify EEPROM programming:

- 1. Enable EEPROM access by sending the unlock code to primary address 0x1E
- 2. Write a 1 to the MARGIN\_START field (volatile 0x85 [0])
  - a. Once started the device will automatically check high/low thresholds for all EEPROM addresses.
- 3. Read MARGIN\_STATUS (volatile 0x85 [4:3])
  - 0 = No result from margin testing (margin testing not run)
  - 1 = Pass. Margin checking completed with no errors.
  - 2 = Failure detected during margin testing
  - 3 = Running. Margin testing is still running.
- 4. If a margin failure is detected additional information can be retrieved.
  - MARGIN\_MIN\_MAX\_FAIL [volatile 0x85 [5]
  - 0 = Margin low threshold failure
  - 1 = Margin high threshold failure
  - EE\_ADDR [volatile 0x82 [12:7] contains the failing address.

5. EEPROM should not be considered valid unless margin testing passes. If the margin failure occurs on a previously modified address space, EEPROM can be rewritten and margin checking repeated in an attempt to clear the issue.

For more information about EEPROM margining, refer to the Volatile Memory section (addresses 0x82, 0x83, and 0x85). Time required to verify margin levels across all EEPROM is  $\approx 100 \ \mu s$ 




### PRIMARY SERIAL INTERFACE REGISTER REFERENCE

#### Table 12: Direct Serial Interface Registers Bits Map

| Address |        | News                 |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | Upper B   | yte (MSB) |     |     |          |           |       |         | Lower B   | yte (LSB) |                 |                |     |
|---------|--------|----------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----------|-----|-----|----------|-----------|-------|---------|-----------|-----------|-----------------|----------------|-----|
| Address | Access | Name                 | 15  | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 13  | 12        | 11        | 10  | 9   | 8        | 7         | 6     | 5       | 4         | 3         | 2               | 1              | 0   |
| 0x0     | RO     | NULL_REG             | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0         | 0         | 0   | 0   | 0        | 0         | 0     | 0       | 0         | 0         | 0               | 0              | 0   |
| 0x1     | RW     | INDIRECT_WR_ADDRESS  | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0         | 0         | 0   | 0   | 0        |           |       |         | INDIRECT  | _WR_ADDF  | 1               |                |     |
| 0x2     | RW     | INDIRECT_WR_DATA_MSB |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | INDIRECT_ | WR_DATA_  | 3   |     |          |           |       |         | INDIRECT_ | WR_DATA_  | 2               |                |     |
| 0x3     | RW     | INDIRECT_WR_DATA_LSB |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | INDIRECT  | WR_DATA_  | 1   |     |          |           |       |         | INDIRECT  | WR_DATA   | 0               |                |     |
| 0x4     | WO/RO  | INDIRECT_WR_STATUS   | EXW | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0         | 0         | 0   | 0   | WIP      | 0         | 0     | 0       | 0         | 0         | 0               | 0              | WDN |
| 0x5     | RW     | INDIRECT_RD_ADDRESS  | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0         | 0         | 0   | 0   | 0        |           |       |         | INDIRECT  | _RD_ADDR  |                 |                |     |
| 0x6     | WO/RO  | INDIRECT_RD_STATUS   | EXR | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0         | 0         | 0   | 0   | RIP      | 0         | 0     | 0       | 0         | 0         | 0               | 0              | RDN |
| 0x7     | RO     | INDIRECT_RD_DATA_MSB |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | INDIRECT_ | RD_DATA_  | 3   |     |          |           |       |         | INDIRECT_ | RD_DATA_  | 2               |                |     |
| 0x8     | RO     | INDIRECT_RD_DATA_LSB |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | INDIRECT_ | RD_DATA_  | 1   |     |          |           |       |         | INDIRECT_ | RD_DATA_  | 0               |                |     |
| 0x9     | RO     | HP_A_REG             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | HF       | P_A       |       |         |           |           |                 |                |     |
| 0xa     | RO     | HP_B_REG             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | HF       | Р_В       |       |         |           |           |                 |                |     |
| 0xb     | RO     | HP_C_REG             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | HF       | P_C       |       |         |           |           |                 |                |     |
| 0xc     | RO/RC  | STATUS_REG           | 0   | Image: http://wideline       I |     |           |           |     |     |          |           | 0     | ANG_RDY |           |           |                 |                |     |
| 0xd     | RW     | CTRL                 | 0   | 0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0 <td>R</td> <td>R</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |           |           |     |     |          |           |       | R       | R         |           |                 |                |     |
| 0xe     | RO     | MAIN_ANGLE           |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | ANGLE_0  | OUT_MAIN  |       |         |           |           |                 |                |     |
| 0xf     | RO/RC  | ERROR                | IER | XEE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BSY | SME       | EUE       | ESE | POR | OVCC     | UVCC      | MSH   | MSL     | SMM       | OFE       | SAT             | TSE            | VCF |
| 0x10    | RO     | TEMP12B_P            | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0         |           |     |     |          |           | TEMP_ | OUT_P   |           |           |                 |                |     |
| 0x11    | RO     | TEMP12B_S            | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0         |           |     |     |          |           | TEMP_ | OUT_S   |           |           |                 |                |     |
| 0x12    | RO     | FIELD_REG            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | FIELD    | _MAG      |       |         |           |           |                 |                |     |
| 0x13    | RO     | ANGLE_DIAG_AB        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | ANGLE_   | OUT_AB    |       |         |           |           |                 |                |     |
| 0x14    | RO     | ANGLE_DIAG_BC        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | ANGLE_   | OUT_BC    |       |         |           |           |                 |                |     |
| 0x15    | RO     | ANGLE_DIAG_CA        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | ANGLE_   | OUT_CA    |       |         |           |           |                 |                |     |
| 0x16    | Ro     | ANGLE_DIAG_LATCH     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     | A   | NGLE_OUT | _DIAG_LAT | СН    |         |           |           |                 |                |     |
| 0x1e    | WO/RO  | ACCESS               |     | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |           |           |     |     |          |           |       |         |           |           | CUSTOMER_ACCESS | FACTORY_ACCESS |     |
| 0x1f    | RW     | LOOPBACK_REG         |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |           |     |     | LOOF     | BACK      |       |         |           |           |                 |                |     |

RO: Read only | WO: Write only | RW: Read and write | RC: Read and bit clears after read (if condition has cleared)



#### Address 0x00 (NOP) Null Register

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Access | RO |

#### Address 0x01 (INDIRECT WR ADDRESS) Extended Write Address

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7                | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|----|------------------|----|----|----|----|----|----|----|
| Name   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | INDIRECT_WR_ADDR |    |    |    |    |    |    |    |
| Access | RO | RW               | RW | RW | RW | RW | RW | RW | RW |

#### INDIRECT\_WR\_ADDR [7:0]:

Target address to be used for an extended memory write. Address • 0x40 through 0x7F: Shadow (Volatile) ranges:

- 0x00 through 0x3F: EEPROM (requires  $\approx 6.5$  ms following execution of a write)
- 0x80 through 0xAA: Miscellaneous (Volatile)

#### Address 0x02 (INDIRECT\_WR\_DATA\_MSB) Extended Write Data Bytes High

| Bit    | 15 | 14 | 13  | 12     | 11     | 10  | 9  | 8  | 7  | 6  | 5   | 4      | 3      | 2    | 1  | 0  |
|--------|----|----|-----|--------|--------|-----|----|----|----|----|-----|--------|--------|------|----|----|
| Name   |    |    | IND | IRECT_ | WR_DAT | A_3 |    |    |    |    | IND | IRECT_ | NR_DAT | -A_2 |    |    |
| Access | RW | RW | RW  | RW     | RW     | RW  | RW | RW | RW | RW | RW  | RW     | RW     | RW   | RW | RW |

#### INDIRECT WR DATA 3 [15:8]:

Fourth (upper) byte of data for an extended write operation. Corresponds to bit [31:24] of the extended write address.

#### **INDIRECT WR DATA 2 [7:0]:**

Third byte of data for an extended write operation. Corresponds to bit [23:16] of the extended write address.

#### Address 0x03 (INDIRECT WR DATA LSB) Extended Write Data Bytes Low

| Bit    | 15 | 14 | 13  | 12     | 11     | 10  | 9  | 8  | 7  | 6  | 5   | 4      | 3      | 2   | 1  | 0  |
|--------|----|----|-----|--------|--------|-----|----|----|----|----|-----|--------|--------|-----|----|----|
| Name   |    |    | IND | IRECT_ | WR_DAT | A_1 |    |    |    |    | IND | IRECT_ | WR_DAT | A_0 |    |    |
| Access | RW | RW | RW  | RW     | RW     | RW  | RW | RW | RW | RW | RW  | RW     | RW     | RW  | RW | RW |

#### INDIRECT\_WR\_DATA\_1 [15:8]:

Second byte of data for an extended write operation. Corresponds to bit [15:8] of the extended write address.

#### INDIRECT\_WR\_DATA\_0 [7:0]:

First (lower) byte of data for an extended write operation. Corresponds to bit [7:0] of the extended write address.

#### Address 0x04 (INDIRECT\_WR\_STATUS) Extended Write Control and Status

| Bit    | 15  | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
|--------|-----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|-----|
| Name   | EXW | 0  | 0  | 0  | 0  | 0  | 0  | WIP | 0  | 0  | 0  | 0  | 0  | 0  | 0  | WDN |
| Access | WO  | RO  | RO | RO | RO | RO | RO | RO | RO | RO  |

#### EXW [15]:

Initial extended write by writing "1". Sets WIP. Clears WDN. Writeonly, always reads back "0".

WDN [0]: When logic = 1, a write operation is complete. Clears when EXW is set to logic = 1.

#### WIP [81:

When logic = 1, a write operation is in progress.



#### Address 0x05 (INDIRECT\_RD\_ADDRESS) Extended Read Address

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7                | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
|--------|----|----|----|----|----|----|----|----|------------------|----|----|----|----|----|----|----|--|
| Name   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | INDIRECT_RD_ADDR |    |    |    |    |    |    |    |  |
| Access | RO | RW               | RW | RW | RW | RW | RW | RW | RW |  |

#### INDIRECT\_RD\_ADDR [7:0]:

Address to be used for an extended read. Address ranges:

- 0x00 through 0x3F: EEPROM (requires  $\approx 2 \ \mu s$ )
- 0x40 through 0x7F: Shadow (Volatile)
- 0x80 through 0xAA: Miscellaneous (Volatile)

#### Address 0x06 (INDIRECT\_RD\_STATUS) Extended Read Control and Status

| Bit    | 15  | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
|--------|-----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|-----|
| Name   | EXR | 0  | 0  | 0  | 0  | 0  | 0  | RIP | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RDN |
| Access | WO  | RO  | RO | RO | RO | RO | RO | RO | RO | RO  |

#### EXR [15]:

Initial extended read by writing 1. Sets RIP. Clears RDN. Writeonly, always reads back 0.

#### RDN [0]:

When logic = 1, a read operation is complete. Clears when EXR is set to logic = 1.

#### RIP [8]:

When logic = 1, a read operation is in progress.

#### Address 0x07 (INDIRECT\_RD\_DATA\_MSB) Extended Read Data Bytes High

| Bit    | 15 | 14 | 13  | 12     | 11     | 10  | 9  | 8  | 7  | 6  | 5   | 4      | 3      | 2   | 1  | 0  |
|--------|----|----|-----|--------|--------|-----|----|----|----|----|-----|--------|--------|-----|----|----|
| Name   |    |    | IND | IRECT_ | RD_DAT | A_3 |    |    |    |    | IND | IRECT_ | RD_DAT | A_2 |    |    |
| Access | RO | RO | RO  | RO     | RO     | RO  | RO | RO | RO | RO | RO  | RO     | RO     | RO  | RO | RO |

#### INDIRECT\_RD\_DATA\_3 [15:8]:

Fourth (upper) byte of data for an extended read operation. Corresponds to bit [31:24] of the extended read address, after execution of a read operation.

#### INDIRECT\_RD\_DATA\_2 [7:0]:

Third byte of data for an extended read operation. Corresponds to bit [23:16] of the extended read address, after execution of a read operation.

#### Address 0x08 (INDIRECT\_RD\_DATA\_LSB) Extended Read Data Bytes Low

| Bit    | 15 | 14 | 13  | 12     | 11     | 10  | 9  | 8  | 7  | 6  | 5   | 4      | 3      | 2   | 1  | 0  |
|--------|----|----|-----|--------|--------|-----|----|----|----|----|-----|--------|--------|-----|----|----|
| Name   |    |    | IND | IRECT_ | RD_DAT | A_1 |    |    |    |    | IND | IRECT_ | RD_DAT | A_0 |    |    |
| Access | RO | RO | RO  | RO     | RO     | RO  | RO | RO | RO | RO | RO  | RO     | RO     | RO  | RO | RO |

Contains the lower 16 bits of data following an indirect read operation (such as an EEPROM read). Also stores previous contents of the error register (0x0F) following a read of that register.

### INDIRECT\_RD\_DATA\_1 [15:8]:

Second byte of data for an extended read operation. Corresponds to bit [15:8] of the extended read address, after execution of a read operation.

#### INDIRECT\_RD\_DATA\_0 [7:0]:

First (lower) byte of data for an extended read operation. Corresponds to bit [7:0] of the extended read address, after execution of a read operation.



#### Address 0x09 (HP\_A\_REG) Channel A Reading

| Bit    | 15   | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   | HP_A |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Access | RO   | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO |

#### HP\_A [15:0]:

The full differential field (in gauss) seen by the channel can be calculated as:

Differential Field (G) = Channel Reading/S

where S = 23 LSB/G for part numbers with suffix 300 and S = 15.5 for part numbers with suffix 600.

The returned gauss value is indicative only.

#### Address 0x0A (HP\_B\_REG) Channel B Reading

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   |    |    |    |    |    |    |    | HP | _В |    |    |    |    |    |    |    |
| Access | RO |

#### HP\_B [15:0]:

The full differential field (in gauss) seen by the channel can be calculated as:

Differential Field (G) = Channel\_Reading/S

where S = 23 LSB/G for part numbers with suffix 300 and S = 15.5 for part numbers with suffix 600.

The returned gauss value is indicative only.

#### Address 0x0B (HP\_C\_REG) Channel C Reading

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   |    |    |    |    |    |    |    | HP | _C |    |    |    |    |    |    |    |
| Access | RO |

#### HP\_C [15:0]:

The full differential field (in gauss) seen by the channel can be calculated as:

Differential Field (G) = Channel\_Reading/S

where S = 23 LSB/G for part numbers with suffix 300 and S = 15.5 for part numbers with suffix 600.

The returned gauss value is indicative only.



Indicates that at least one fault masking bit is active.

Angle ready informational flag: This flag is set when the first

angle calculated in the MAIN, AB, BC, and CA paths are ready.

#### Address 0x0C (STATUS\_REG) Device Status Flags

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9                                         | 8  | 7                                          | 6               | 5  | 4  | 3  | 2  | 1  | 0           |
|--------|----|----|----|----|----|----|-------------------------------------------|----|--------------------------------------------|-----------------|----|----|----|----|----|-------------|
| Name   | 0  | 0  | 0  | R  | R  | R  | ECC_<br>SELF_<br>TEST_<br>FAILED_<br>FLAG | 0  | POKS_<br>SELF_<br>TEST_<br>FAILED_<br>FLAG | MASK_<br>ACTIVE | R  | 0  | 0  | 0  | 0  | ANG_<br>RDY |
| Access | RO                                        | RO | RO                                         | RO              | RC | RC | RC | RC | RO | RO          |

#### Reserved [12] [11] [10] [5]:

Reserved bits. No function.

### ECC\_SELF\_TEST\_FAILED\_FLAG [9]:

Indicates the error corrector code (ECC) self-test failed. ECC self-test checks the ECC mechanism of the EEPROM memory system.

#### POKS\_SELF\_TEST\_FAILED\_FLAG [7]:

Indicates power OK/current OK self-test (POKs/IOKs) failed.

#### Address 0x0D (CTRL) Control Register

#### Bit 15 12 7 14 13 11 10 9 8 6 5 4 3 2 1 0 FULL SOFT 0 0 0 Name 0 0 0 0 0 0 0 0 0 R R RST RST RO RW RW RW Access RO RW

#### FULL\_RST [3]:

Full reset. When FULL\_RST = 1, a full reset of the device logic is triggered, including a full load of the EEPROM, reset of all the status and error registers, reset of the signal processing, the reset of the outputs and communications protocols (with the exception of SPI), and reset of the main controller. This function includes all functions performed in SOFT\_RST. After the reset is complete, the power-on reset flag (POR; primary: 0xF [9]) is asserted. A full reset will not reset the status of the access code (If the device has been unlocked, the unlock code is not required to be sent following a full reset).

#### SOFT\_RST [2]:

MASK\_ACTIVE [6]:

ANG\_RDY [0]:

Soft Reset. When  $SOFT\_RST = 1$ , a full reset of the device logic is triggered, including reset of all the status and error registers, reset of the signal processing, and reset of the outputs and communications protocols (with the exception of SPI). After the reset is complete, the POR flag (primary: 0xF [9]) is asserted.

#### Reserved [1:0]:

Reserved bits. No function.

#### Address 0x0E (MAIN\_ANGLE) Main Angle Output

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      | 7     | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|--------|-------|----|----|----|----|----|----|----|
| Name   |    |    |    |    |    |    | А  | NGLE_C | UT_MA | N  |    |    |    |    |    |    |
| Access | RO     | RO    | RO | RO | RO | RO | RO | RO | RO |

#### ANGLE\_OUT\_MAIN [15:0]:

Register indicates the calculated angle from the three differential channels  $\delta_{MAIN}$ . The parameter is a 16-bit unsigned integer with value of ANGLE\_OUT\_MAIN × 360/2<sup>16</sup> in degrees. A read of this register latches the data in ANGLE\_OUT\_DIAG\_LATCH (primary: 0x16 [15:0]).



A33022

# Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

#### Address 0x0F (ERROR) Device Error Flags

| Bit    | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8    | 7    | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|-----|-----|-----|
| Name   | IER | XEE | BSY | SME | EUE | ESE | POR | OVCC | UVCC | MSH | MSL | SMM | OFE | SAT | TSE | VCF |
| Access | RC  | RC  | RC  | RO  | RC  | RC  | RC  | RC   | RC   | RC  | RC  | RC  | RC  | RC  | RC  | RC  |

Error register, flags clear on read. All flags latch, meaning they remain high until cleared. Following a read, previous contents of the error register are stored in address 0x08 (INDIRECT\_RD\_DATA\_LSB). This allows data to be retrieved if lost during transmission.

#### IER [15]:

Interface error. Invalid SPI packet detected. Packet was discarded. Also indicates an error in the Manchester communication.

| Value | Description        |
|-------|--------------------|
| 0     | No interface error |
| 1     | Interface error    |

#### XEE [14]:

Extended execute error. A command initiated by an extended write failed. Write failed due to access error (not unlocked) or EEPROM write failure.

| Value | Description                |
|-------|----------------------------|
| 0     | No incoming extended error |
| 1     | Extended execute error     |

#### BSY [13]:

Extended access overflow. An extended write or extended read was initiated before the previous operation was complete.

| Value | Description              |
|-------|--------------------------|
| 0     | No extended access error |
| 1     | Extended access error    |

#### SME [12]:

Shadow memory error. Indicates detection of a multiple-input signature request (MISR) error in the shadow memory. This error requires a reset to clear.

| Value | Description            |
|-------|------------------------|
| 0     | No shadow memory error |
| 1     | Shadow memory error    |

#### EUE [11]:

EEPROM uncorrectable error. A multi-bit EEPROM read error occurred. EEPROM bit errors are only checked on EEPROM load (i.e., power-on or reset). A reset is required to clear this error and for the condition to no longer be present.

| Value | Description               |
|-------|---------------------------|
| 0     | No multi-bit EEPROM error |
| 1     | Multi-bit EEPROM error    |



### ESE [10]:

EEPROM soft error. A correctable (single-bit) EEPROM read occurred. EEPROM bit errors are only checked on EEPROM load (power-on or reset). Single-bit errors are detected and corrected in shadow memory using the Hamming ECC.

| Value | Description                |
|-------|----------------------------|
| 0     | No single-bit EEPROM error |
| 1     | EEPROM single-bit error    |

#### POR [9]:

Reset condition. Indicates a reset event or EEPROM load has occurred.

| Value | Description                                                 |
|-------|-------------------------------------------------------------|
| 0     | No reset                                                    |
| 1     | Device has been reset. Volatile registers are reinitialized |

#### OVCC [8]:

VCC overvoltage condition. Indicates an overvoltage condition on the supply pin VCC. Continues to assert until the fault condition is removed (and the register is cleared).

| Value | Description              |
|-------|--------------------------|
| 0     | No VCC overvoltage error |
| 1     | VCC overvoltage error    |

#### UVCC [7]:

VCC undervoltage condition. Indicates an undervoltage condition on the supply pin VCC. Continues to assert until the fault condition is removed (and the register is cleared).

| Value | Description               |
|-------|---------------------------|
| 0     | No VCC undervoltage error |
| 1     | VCC undervoltage error    |

### MSH [6]:

Magnetic signal high fault. Indicates the magnitude of the magnetic input signal sensed is above the high-limit threshold. The high-limit threshold is set via EEPROM parameter MSH\_THR (extended: 0x24 [2:0]).

The MSH\_THR parameter is compared to FIELD\_MAG (primary: 0x12 [15:0]). Continues to assert until the fault condition is removed (and the register is cleared).

| Value | Description                                      |
|-------|--------------------------------------------------|
| 0     | No magnetic field high fault                     |
| 1     | Magnetic field above the high threshold, MSH_THR |

### MSL [5]:

Magnetic signal low fault. Indicates the magnitude of the magnetic input signal sensed is below the low-limit threshold. The low-limit threshold is set via EEPROM parameter MSL\_THR (extended: 0x24 [5:3]).

The MSL\_THR parameter is compared to FIELD\_MAG (primary: 0x12 [15:0]). Continues to assert until the fault condition is removed (and the register is cleared).

| Value | Description                                    |
|-------|------------------------------------------------|
| 0     | No magnetic field low fault                    |
| 1     | Magnetic field below the low threshold MSL_THR |

#### SMM [4]:

Signal mismatch error. Indicates a mismatch between ANGLE\_OUT\_MAIN  $\delta_{MAIN}$  and any of the diagnostic angles (ANGLE\_OUT\_AB  $\delta_{AB}$ , ANGLE\_OUT\_BC  $\delta_{BC}$ , or ANGLE\_OUT\_CA  $\delta_{CA}$ ). The angle mismatch threshold is set via EEPROM parameter ANGLE\_MISMATCH (extended 0x24 [7:6]).

An error detected by this monitor continues to assert until the fault condition is removed (and the register is cleared).

The signal mismatch error also reports a built-in self-test (BIST) error. An error detected by this monitor requires a reset to clear.

| Value | Description                                               |
|-------|-----------------------------------------------------------|
| 0     | No angle mismatch or error register BIST failure detected |
| 1     | Angle mismatch or error register BIST failure detected    |



#### OFE [3]:

Oscillator frequency error. One of the oscillator watchdog circuits monitoring the high-frequency and low-frequency oscillators has detected a fault. Continues to assert until the fault condition is removed (and the register is cleared).

| Value | Description               |
|-------|---------------------------|
| 0     | No oscillator error       |
| 1     | Oscillator watchdog error |

#### SAT [2]:

Channel saturation flag. Indicates internal signals, including the inputs of the ADCs, saturated prior to the angle calculation. May indicate the magnetic input is outside of the specified range. Continues to assert until the fault condition is removed (and the register is cleared).

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 0     | No saturation detected in the signal path                     |
| 1     | Saturation conditions detected within the channel signal path |

#### TSE [1]:

Temperature sensor error. The primary or secondary temperature sensor calculated output is less than  $-60^{\circ}$ C or greater than  $170^{\circ}$ C. Also reports when the calculated temperature output of the primary and secondary temperature sensors differs by more than  $20^{\circ}$ C. Continues to assert until the fault condition is removed (and the register is cleared).

| Value | Description                                                                                                                                                                                                                                                     |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Primary and secondary temperature sensors within range                                                                                                                                                                                                          |
| 1     | Primary or secondary temperature sensor calculated output<br>is less than -60°C or greater than 170°C, or the primary<br>temperature sensor calculated output differs more than<br>20°C when compared to the secondary temperature sensor<br>calculated output. |

#### VCF [0]:

Voltage check fault. Indicates a failure of an internal reference voltage. Continues to assert until the fault condition is removed (and the register is cleared).



#### Address 0x10 (TEMP12B\_P) Primary Channel Temperature Sensor Reading

| Bit    | 15 | 14 | 13 | 12 | 11 | 10         | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
|--------|----|----|----|----|----|------------|----|----|----|----|----|----|----|----|----|----|--|
| Name   | 0  | 0  | 0  | 0  |    | TEMP_OUT_P |    |    |    |    |    |    |    |    |    |    |  |
| Access | RO | RO | RO | RO | RO | RO         | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO |  |

### TEMP\_OUT\_P [11:0]:

Current ambient temperature from the primary channel internal temperature sensor. Value is a 12-bit signed integer, where temperature [°C]  $\approx$ (temp\_out\_p/8) + 25.

#### Address 0x11 (TEMP12B\_S) Secondary Channel Temperature Sensor Reading

| Bit    | 15 | 14 | 13 | 12 | 11 | 10         | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
|--------|----|----|----|----|----|------------|----|----|----|----|----|----|----|----|----|----|--|
| Name   | 0  | 0  | 0  | 0  |    | TEMP_OUT_S |    |    |    |    |    |    |    |    |    |    |  |
| Access | RO | RO | RO | RO | RO | RO         | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO |  |

### TEMP\_OUT\_S [11:0]:

Current ambient temperature from the secondary channel internal temperature sensor. Value is a 12-bit signed integer, where temperature [°C]  $\approx$ (temp\_out\_s/8) + 25.

#### Address 0x12 (FIELD\_REG) FIELD\_MAG

| Bit    | 15          | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   | e FIELD_MAG |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Access | RO          | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO |

#### FIELD\_MAG [15:0]:

Indicates the amplitude of the input magnetic flux density, B<sub>IN</sub>. Value is a 16-bit unsigned integer.

The LSB read value is converted to gauss with  $B_{IN}(G) = FIELD\_MAG(LSB)/(S \times 1.304 \times 3)$ , where S = 23 LSB/G for part numbers with suffix 300, and S = 15.5 LSB/G for part numbers with suffix 600. The returned gauss value is indicative only.

#### Address 0x13 (ANGLE\_DIAG\_AB) Diagnostic AB Channel Angle Value (16 bits)

| Bit    | 15           | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|--------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   | ANGLE_OUT_AB |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Access | RO           | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO |

#### ANGLE\_OUT\_AB [15:0]:

Angle output from channel AB  $\delta_{AB}$ . The parameter is a 16-bit unsigned integer with a value of ANGLE\_OUT\_AB × 360/2<sup>16</sup> in degrees.

#### Address 0x14 (ANGLE\_DIAG\_BC) Diagnostic BC Channel Angle Value (16 bits)

| Bit    | 15             | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   | e ANGLE_OUT_BC |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Access | RO             | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO |

#### ANGLE\_OUT\_BC [15:0]:

Angle output from channel BC  $\delta_{BC}$ . The parameter is a 16-bit unsigned integer with a value of ANGLE\_OUT\_BC × 360/2<sup>16</sup> in degrees.



#### Address 0x15 (ANGLE\_DIAG\_CA) Diagnostic CA Channel Angle Value (16 bits)

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|--------|--------|----|----|----|----|----|----|----|
| Name   |    |    |    |    |    |    |    | ANGLE_ | OUT_CA | 4  |    |    |    |    |    |    |
| Access | RO     | RO     | RO | RO | RO | RO | RO | RO | RO |

#### ANGLE\_OUT\_CA [15:0]:

Angle output from channel CA  $\delta_{CA}$ . The parameter is a 16-bit unsigned integer with a value of ANGLE\_OUT\_CA × 360/2<sup>16</sup> in degrees.

#### Address 0x16 (ANGLE\_DIAG\_LATCH) Latched Main Angle (16 bits)

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8      | 7      | 6    | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|------|--------|--------|------|----|----|----|----|----|----|
| Name   |    |    |    |    |    |    | ANGL | E_OUT_ | DIAG_L | АТСН |    |    |    |    |    |    |
| Access | RO   | RO     | RO     | RO   | RO | RO | RO | RO | RO | RO |

#### ANGLE\_OUT\_DIAG\_LATCH [15:0]:

Latched angle output from the selected redundant channel (AB, BC, or CA). Selectable channel with DIAG\_CHANNEL\_SEL (extended 0x3F [19:18]). The parameter is a 16-bit unsigned integer with a value of ANGLE\_OUT\_DIAG\_LATCH  $\times$  360/2<sup>16</sup> in degrees.

#### Address 0x1E (ACCESS) Access Register

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8       | 7  | 6  | 5  | 4  | 3  | 2  | 1                   | 0                  |
|--------|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|---------------------|--------------------|
| Name   |    |    |    |    |    |    |    | RESERVE | D  |    |    |    |    |    | CUSTOMER_<br>ACCESS | FACTORY_<br>ACCESS |
| Access | WO | WO | RO | RO | RO | RO | RO | RO      | RO | RO | RO | RO | RO | RO | RO                  | RO                 |

#### ACCESS\_KEY [15:0]:

Writing to register 0x1E is a special command to enable access to the extended memory space, EEPROM, and volatile. For more information, see Enabling EEPROM Access.

#### CUSTOMER\_ACCESS [1]:

Indicates state of access to customer registers within the extended memory space. If logic = 1, access to the customer registers within the extended memory space is enabled.

#### FACTORY\_ACCESS [0]:

Indicates state of access to factory registers within the extended memory space. If logic = 1, access to the factory registers within the extended memory space is enabled.

#### Address 0x1F (LOOPBACK\_REG) Loopback Register

| Bit    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|
| Name   |    |    |    |    |    |    |    | LOOP | BACK |    |    |    |    |    |    |    |
| Access | RW   | RW   | RW | RW | RW | RW | RW | RW | RW |

#### LOOPBACK [15:0]:

Customer loopback register. The registers allow the external controller to perform a loopback test of the SPI communication between the controller and the peripheral A33022.



### **Extended Memory Table**

### EEPROM (NONVOLATILE), SHADOW (VOLATILE), AND MISCELLANEOUS (VOLATILE)

The EEPROM/shadow register bitmap is shown below. All EEPROM and shadow contents can be read by the user, without unlocking. Writing requires a device unlock. The shadow memory is a copy of the EEPROM in the address range 0x40 through 0x7F.

| EEPROM Addr       | Shadow Addr | 31:26 | 25 24              | 23              | 22                     | 21             | 20                  | 19                    | 18                   | 17                  | 16                    | 15                     | 14                 | 13       | 12       | 11       | 10      | 9             | 8               | 7         | 6                | 5                 | 4                 | 3                 | 2                 | 1                   | 0             |
|-------------------|-------------|-------|--------------------|-----------------|------------------------|----------------|---------------------|-----------------------|----------------------|---------------------|-----------------------|------------------------|--------------------|----------|----------|----------|---------|---------------|-----------------|-----------|------------------|-------------------|-------------------|-------------------|-------------------|---------------------|---------------|
| 0x0               | N/A         | ECC   | Fact               | ory Reser       | ved                    |                |                     |                       |                      | (_DIE_LO            | C                     |                        | EACTOR             |          |          |          | X_DIE   | LOC           |                 |           |                  |                   |                   | Factor            | y Rese            | AFED                |               |
| 0x2               | N/A         | ECC   | T doi:             | JIYINESEI       | veu                    |                |                     |                       |                      | CAS II              | D                     |                        | TACIO              |          |          |          |         |               |                 |           | Fact             | orv Res           | served            | ACTO              | IXI_VV            |                     |               |
| 0x3               | N/A         | ECC   | EXTRA_1<br>EXTRA_0 |                 |                        |                |                     |                       |                      |                     |                       |                        |                    | UNL      | JSED_3   |          |         |               |                 |           |                  |                   |                   |                   |                   |                     |               |
| 0x4<br>to<br>0x23 | N/A         |       |                    | _               |                        |                |                     |                       |                      |                     |                       |                        | Factory F          | Reserved |          |          |         |               |                 |           |                  |                   |                   |                   |                   |                     |               |
| 0x24              | 0x64        | ECC   | UNUSED_24_B        | MASK_4          | EXTENDED_POK_<br>IO_EN |                | MEN                 | I_LOCK                | -                    | R                   | BLOCK                 | MAKE_ERRORS_<br>HIGH_Z | PASSTHROUGH_<br>EN | MASK_3   | MASK_2   | MASK_1   | MASK_0  | LPM_<br>DIS_C | UNUSED_<br>24_A | AN<br>MIS | IGLE_<br>MATCH   | м                 | SL_TH             | IR                |                   | MSH_TH              | R             |
| 0x25              | 0x65        | ECC   | CFG_NO_<br>SAMPLE  | g_max_<br>Ensor | TRIGGER                | _CFG           | CFG_ZERO_<br>SAMPLE | CFG_<br>SLOT_<br>SYNC | CFG_SLOT_<br>MARKING | CFG_POR_<br>OFFLINE | CFG_<br>IDLE_<br>SYNC | SENT_<br>CRC_<br>CFG   | SENT_SCN           | I_CFG    |          | SEN      | [_DATA_ | CFG           |                 |           | SENT_P           | WM_R              | ATE               |                   | OU                | TMSG_M              | ODE           |
| 0x26              | 0x66        | ECC   | UNUSED_20          | 6               |                        | AB             | LINEA               | RIZATIO               | N_2                  |                     |                       |                        | •                  | AB_L     | INEARIZ  | ATION_1  |         |               |                 |           |                  | AB_L              | INEAF             | RIZATIO           | DN_0              |                     |               |
| 0x27              | 0x67        | ECC   | UNUSED_2           | 7               |                        | AB             | LINEA               | RIZATIO               | N_5                  |                     |                       |                        |                    | AB_L     | INEARIZ  | ATION_4  |         |               |                 |           |                  | AB_L              | INEAF             | RIZATIO           | DN_3              |                     |               |
| 0x28              | 0x68        | ECC   | UNUSED_28          | 3               |                        | AB             | _LINEA              | RIZATIO               | N_8                  |                     |                       |                        |                    | AB_L     | INEARIZ  | ATION_7  |         |               |                 |           |                  | AB_L              | INEAF             | RIZATIO           | DN_6              |                     |               |
| 0x29              | 0x69        | ECC   | UNUSED_2           | 1               |                        | AB_            |                     |                       | N_11                 |                     |                       |                        |                    | AB_L     |          | ATION_10 |         |               |                 |           |                  | AB_L              |                   |                   | JN_9              |                     |               |
| 0x2B              | 0x6B        | ECC   |                    | UNUSED          | _2B                    |                | AB_<br>LIN_<br>EN   |                       |                      |                     |                       | 1                      | CUST_ANGLE         | OFFSE    | T        |          |         |               |                 |           |                  | AB_LI             | NEAR              | IZATIO            | N_15              |                     |               |
| 0x2C              | 0x6C        | ECC   | UNUSED_20          |                 |                        | BC             | LINEA               | RIZATIC               | N_2                  |                     |                       |                        |                    | BC_L     | INEARIZ  | ATION_1  |         |               |                 |           |                  | BC_L              | INEAF             | RIZATIO           | DN_0              |                     |               |
| 0x2D              | 0x6D        | ECC   | UNUSED_20          | )               |                        | BC             | LINEA               | RIZATIC               | N_5                  |                     |                       |                        |                    | BC_L     | INEARIZ  | ATION_4  |         |               |                 |           |                  | BC_L              | INEAF             | RIZATIO           | DN_3              |                     |               |
| 0x2E              | 0x6E        | ECC   | UNUSED_2           |                 |                        | BC             | LINEA               | RIZATIC               | N_8                  |                     |                       |                        |                    | BC_L     | INEARIZ  | ATION_7  |         |               |                 |           |                  | BC_L              | INEAF             | RIZATIO           | DN_6              |                     |               |
| 0x2F              | 0x6F        | ECC   | UNUSED_2           | -               |                        | BC_            |                     | RIZATIO               | N_11                 |                     |                       |                        |                    | BC_L     |          | ATION_10 |         |               |                 |           |                  | BC_L              |                   | RIZATIO           | DN_9              |                     |               |
| 0,30              | 0270        | ECC   | 01103ED_3          | , <u> </u>      |                        | BC_            |                     | RIZATIO               | IN_14                |                     |                       |                        |                    | L        |          |          |         |               | BC              |           |                  | BU_LI             |                   | IZATIO            | /IN_12            |                     |               |
| 0x31              | 0x71        | ECC   |                    |                 |                        |                |                     |                       |                      | UNUS                | SED_31                |                        |                    |          |          |          |         |               | LIN_EN          |           |                  | BC_LI             | NEAR              | IZATIO            | N_15              |                     |               |
| 0x32              | 0x72        | ECC   | UNUSED_3           | 2               |                        | CA             | _LINEA              | RIZATIC               | N_2                  |                     |                       |                        |                    | CA_L     | INEARIZ  | ATION_1  |         |               |                 |           |                  | CA_L              | INEAF             | RIZATIO           | ON_0              |                     |               |
| 0x33              | 0x73        | ECC   | UNUSED_3           | 3               |                        | CA             | _LINEA              | RIZATIC               | N_5                  |                     |                       |                        |                    | CA_L     | INEARIZ  | ATION_4  |         |               |                 |           |                  | CA_L              | INEAF             | RIZATIO           | DN_3              |                     |               |
| 0x34              | 0x74        | ECC   | UNUSED_3           | +               |                        |                |                     |                       | /N_8<br>N 11         |                     |                       |                        |                    |          |          | ATION_1  |         |               |                 |           |                  | CA_L              |                   |                   | ט אר<br>אר        |                     |               |
| 0x36              | 0x76        | ECC   | UNUSED 3           | 5               |                        | CA             |                     | RIZATIO               | N 14                 |                     |                       |                        |                    | CA L     | INEARIZ/ | ATION 13 |         |               |                 |           |                  | CA LI             | NEAR              | IZATIO            | N 12              |                     |               |
| 0x37              | 0x77        | ECC   |                    |                 |                        |                | UI                  | NUSED_                | _37                  |                     |                       | 1                      |                    |          | R_BW_S   | EL       | SPARE   | CUST          | CA_<br>LIN_EN   |           |                  | CA_LI             | NEAR              | IZATIO            | <br>N_15          |                     |               |
| 0x38              | 0x78        | ECC   | UNUSED_3           | 3               |                        | MAI            | N_LINE              | ARIZATI               | ON_2                 |                     |                       |                        |                    | MAIN     | LINEARI  | ZATION_  | 1       |               |                 |           |                  | MAIN_             | LINEA             | RIZAT             | ION_0             |                     |               |
| 0x39              | 0x79        | ECC   | UNUSED_3           | 9               |                        | MAI            | N_LINE              | ARIZATI               | ON_5                 |                     |                       |                        |                    | MAIN_    | LINEARI  | ZATION_  | 1       |               |                 |           |                  | MAIN_             | LINEA             | RIZAT             | ION_3             |                     | -             |
| UX3A              | UX/A        | ECC   | UNUSED_3           | 4               |                        | MAIN           |                     |                       | UN_8                 |                     |                       |                        |                    | MAIN_    |          | ZATION 1 | 0       |               |                 |           |                  | MAIN_             |                   |                   | ION_6             |                     |               |
| 0x3B              | 0x7C        | ECC   | UNUSED_3           | 2               |                        | MAIN           | LINEA               |                       | ON 14                |                     |                       |                        |                    | MAIN_    |          | ZATION 1 | 3       |               |                 |           | N                | MAIN I            |                   | RIZATI            | ON 12             | >                   |               |
| 0x3D              | 0x7D        | ECC   |                    |                 |                        |                |                     |                       | l                    | JNUSED              | _3D                   |                        |                    |          |          |          | -       | ROT_<br>DIR_P | MAIN_<br>LIN_EN | <u> </u>  |                  | MAIN_L            | INEA              | RIZATI            | ON_1              | 5                   |               |
| 0x3E              | 0x7E        | ECC   | UNUSED_3           | Ξ.              |                        |                |                     |                       |                      |                     |                       |                        |                    | CUST     | OMER_ID  | )        |         |               |                 |           |                  |                   |                   |                   |                   |                     |               |
| 0x3F              | 0x7F        | ECC   | PWM_SEM<br>DRV_S   | NT_LS_<br>SEL   | PWM_S<br>DR            | SENT_<br>V_SEL | HS_                 | DI/<br>CHANN          | AG_<br>NEL_SEL       | PWM_SENT_<br>ENABLE | 0                     | 0                      | 0                  | PWM      | I_PORCH  | I_SEL    | 0       | IDLE_<br>PUSH | PUSH_[          | DRIVE     | D_ONESHOT_<br>EN | D_SE<br>HYS<br>CF | ENT_<br>ST_<br>FG | CFC<br>SPCN<br>AD | G_<br>/IIN_<br>IJ | CFG_<br>FSAMPLE_ADR | ROT_<br>DIR_S |

Table 13: EEPROM/Shadow Memory Map



### EEPROM

#### Address 0x0

| Bit    | 25  | 24      | 23     | 22  | 21 | 20 | 19 | 18   | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10   | 9   | 8  | 7  | 6  | 5  | 4   | 3      | 2     | 1  | 0  |
|--------|-----|---------|--------|-----|----|----|----|------|------|----|----|----|----|----|----|------|-----|----|----|----|----|-----|--------|-------|----|----|
| Name   | fac | ctory r | reserv | red |    |    | Y  | _DIE | _LO( | C  |    |    |    |    | >  | CDIE | _LO | 2  |    |    |    | fac | tory r | eserv | ed |    |
| Access | RO  | RO      | RO     | RO  | RO | RO | RO | RO   | RO   | RO | RO | RO | RO | RO | RO | RO   | RO  | RO | RO | RO | RO | RO  | RO     | RO    | RO | RO |

### Y\_DIE\_LOC [21:14]:

Y coordinate of die. Used for identification.

#### X\_DIE\_LOC [13:6]:

X coordinate of die. Used for identification.

#### Address 0x1

| Bit    | 25  | 24      | 23     | 22  | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13   | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3    | 2    | 1   | 0  |
|--------|-----|---------|--------|-----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|----|-----|------|------|-----|----|
| Name   | fac | ctory r | reserv | red |    |    |    |    |    |    | FA | стоі | RY_L | от |    |    |    |    |    |    |    | FAC | TORY | ′_WA | FER |    |
| Access | RO  | RO      | RO     | RO  | RO | RO | RO | RO | RO | RO | RO | RO   | RO   | RO | RO | RO | RO | RO | RO | RO | RO | RO  | RO   | RO   | RO  | RO |

#### FACTORY\_LOT [21:6]:

Identification number. When used in combination with Y\_DIE\_LOC, X\_DIE\_LOC, and FACTORY\_WAFER, creates a unique identification for device traceability. The register access is customer read only.

#### FACTORY\_WAFER [5:0]:

Identification number. When used in combination with Y\_DIE\_LOC, X\_DIE\_LOC, and FACTORY\_LOT, creates a unique identification for device traceability. The register access is customer read only.

#### Address 0x2

| Bit    | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6   | 5       | 4     | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|-----|---------|-------|----|----|----|----|
| Name   |    |    |    |    |    |    |    | CAS | _ID |    |    |    |    |    |    |    |    |    |    | fac | ctory r | eserv | ed |    |    |    |
| Access | RO  | RO  | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO  | RO      | RO    | RO | RO | RO | RO |

#### CAS\_ID [25:10]:

Type of identification number. May contain an identification number to distinguish a specific device configuration. The register access is customer read only.

#### Address 0x3

| Bit    | 25      | 24      | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|---------|---------|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|
| Name   | EXTRA_1 | EXTRA_0 |    |    |    |    |    |    |    |    |    |    |    | unu | sed |    |    |    |    |    |    |    |    |    |    |    |
| Access | RW      | RW      | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW  | RW  | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW |

#### EXTRA\_1 [25]:

#### EXTRA\_0 [24]:

Extra, unused, EEPROM bit. May be written by customer.

Extra, unused, EEPROM bit. May be written by customer.



#### Address 0x24

| Bit     | 25  | 24  | 23 | 22   | 21 | 20    | 19   | 18 | 17 | 16  | 15   | 14  | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3  | 2  | 1   | 0  |
|---------|-----|-----|----|------|----|-------|------|----|----|-----|------|-----|----|----|----|----|----|----|----|----|----|-----|----|----|-----|----|
| Name    | UNU | SED | M4 | EPOK | Ν  | /IEM_ | LOCI | <  | R  | BVO | HI_Z | PAS | M3 | M2 | M1 | M0 | FR | R  | ٨N | 1M |    | MSL |    | I  | ИSН |    |
| Default | 0   | 0   | 0  | 1*   | 0  | 0     | 0    | 0  | 0  | 0   | 0    | 0   | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 0   | 1  | 0  | 0   | 1  |
| Access  | RW  | RW  | RW | RW   | RW | RW    | RW   | RW | RW | RW  | RW   | RW  | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW  | RW | RW | RW  | RW |

\* Set to 1 for 5 V I/O configuration. Set to 0 for 3.3 V I/O configurations.

#### MASK\_4 [23]:

Masks SENT\_RED\_BUF\_ERR from setting the S1 and S0 error bits (SENT only). Does not mask the status bits. An error detected in the redundant SENT buffer is indicated in SENT\_RED\_BUF\_ERR.

| Value | Description                                                 |
|-------|-------------------------------------------------------------|
| 0     | SENT_RED_BUF_ERR is not masked.                             |
| 1     | SENT_RED_BUF_ERR is masked. Will not assert S0 or S1 flags. |

#### EXTENDED\_POK\_IO\_EN [22]:

Extended operational voltage when in 5 V I/O mode.

| Value | Description                                                                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 0     | $V_{CC}$ operating range between 4.5 V and 5.5 V (when PASSTHROUGH_EN =1) or between 6 V and 18 V (when PASSTHROUGH_EN = 0).    |
| 1     | Extended $V_{CC}$ operating range between 3.7 V and 5.5 V (when PASSTHROUGH_EN = 1) or 4.5 V to 18 V (when PASSTHROUGH_EN = 0). |

#### MEM\_LOCK [21:18]:

Memory lock bits.

| Value             | Description                             |
|-------------------|-----------------------------------------|
| 1100 <sub>b</sub> | Writing to EEPROM is locked.            |
| 0011 <sub>b</sub> | Writing to EEPROM and Shadow is locked. |
| All others        | No Lock.                                |

#### Reserved [17] [8]:

Reserved bits. No function.

### BLOCK\_VOLATILE\_OUTPUT [16]:

Prevents test modes within volatile memory space from affecting the output.

| Value | Description                                                 |
|-------|-------------------------------------------------------------|
| 0     | Volatile bits allowed to function normally.                 |
| 1     | Prevents operation of volatile bits that may impact output. |

#### MAKE\_ERRORS\_HIGH\_Z [15]:

Controls PWM error reporting. See Error Reporting Through PWM for additional details.

| Value | Description                                                                           |
|-------|---------------------------------------------------------------------------------------|
| 0     | PWM outputs at half frequency and at a fixed duty cycle in response to an error flag. |
| 1     | PWM output goes to a high-impedance state in response to an error flag.               |

#### PASSTHROUGH\_EN [14]:

Enables passthrough mode of the I/O regulator. When set, the I/O regulator is disabled and the I/O voltage is supplied by  $V_{CC}$ , allowing 5 V I/O operation when powered from a 5 V source.

| Value | Description                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------|
| 0     | I/O regulator enabled.                                                                                                  |
| 1     | I/O regulator disabled. I/O voltage supplied by V <sub>CC</sub> . Supports 5 V I/O operation with 5 V V <sub>CC</sub> . |

#### MASK\_3 [13]:

Masks the signal mismatch (SMM) flag reporting through PWM or setting S1/S0 bits within SPI/SENT.

| Value | Description                                                                           |
|-------|---------------------------------------------------------------------------------------|
| 0     | SMM flag is reported via PWM and sets S1/S0 in SPI/<br>SENT.                          |
| 1     | SMM flag does not set S1/S0 bits in SPI or SENT.<br>SMM flag is not reported via PWM. |



#### MASK\_2 [12]:

Masks the following bits from reporting an error in PWM or setting S1/S0 within SPI and SENT:

- SAT
- MSH
- MSL

| Value | Description                                                                                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------|
| 0     | SAT, MSL, and MSH flags are reported via PWM and set S1/S0 in SPI/SENT.                                               |
| 1     | SAT, MSL, and MSH flags do not set S1/S0 bits in SPI<br>or SENT. SAT, MLS, and MSH flags are not reported via<br>PWM. |

#### MASK\_1 [11]:

Masks the temperature sensor error (TSE) flag from reporting an error in PWM or setting S1/S0 within SPI and SENT.

| Value | Description                                                                        |
|-------|------------------------------------------------------------------------------------|
| 0     | TSE flag is reported via PWM and sets S1/S0 in SPI/SENT.                           |
| 1     | TSE flag does not set S1/S0 bits in SPI or SENT. TSE flag is not reported via PWM. |

### MASK\_0 [10]:

Masks the following bits from reporting an error in PWM or setting S1/S0 within SPI and SENT:

- VCF
- UVCC
- OVCC

Also masks the OFE flag from asserting the S1/S0 flags within SPI and SENT.

| Value | Description                                                                                                                           |
|-------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0     | VCF, UVCC, and OVCC flags are reported via PWM and S1/S0 are set in SPI/SENT.<br>OFE flag asserts the S1/S0 bits within SPI and SENT. |
| 1     | VCF, UVCC, OVCC, and OFE flags do not set S1/S0 bits in<br>SPI or SENT.<br>VCF, UVCC, and OVCC flags are not reported via PWM.        |

#### Factory Reserved [9]:

Reserved bit.

Must be set to logic 1.

#### ANGLE\_MISMATCH [7:6]:

Angle mismatch. Sets the threshold for allowable mismatch between the main and redundant angle outputs. If the main and redundant angle values differ more than the threshold, the SMM flag is asserted.

| Value       | Angle Mismatch Threshold |
|-------------|--------------------------|
| 0           | 3°                       |
| 1 (default) | 5°                       |
| 2           | 8°                       |
| 3           | 12°                      |

#### MSL\_THR [5:3]:

Magnetic threshold low value. Sets the low threshold of the input magnetic flux density,  $B_{IN}$ . If FIELD\_MAG is below the threshold, the MSL flag will be set. When MSL\_THR is set to 0, the low threshold comparison is disabled.

Note: The field\_mag value is converted to Gauss using:

$$B_{IN}(G) = (FIELD\_MAG_{LSB})/(S \times 3.912),$$

where:

S = 23 for part numbers with suffix 300, and S = 15.5 for part numbers with suffix 600.

#### Example:

To set the low field threshold to 100 G, first find the corresponding value in codes by rearranging the equation shown above.

For part numbers with suffix 300, 100 G corresponds to a FIELD\_MAG of 8,998 codes. The threshold setting closest to this value is Code 1.

| Value       | Threshold<br>Value in Digital<br>Codes | Approx. Field in<br>G (Part Numbers<br>with Suffix 300) | Approx. Field in<br>G (Part Numbers<br>with Suffix 600) |  |  |  |  |  |  |
|-------------|----------------------------------------|---------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|--|
| 0           | 0                                      | Disabled                                                | Disabled                                                |  |  |  |  |  |  |
| 1 (default) | 9,830                                  | 109                                                     | 162                                                     |  |  |  |  |  |  |
| 2           | 13,107                                 | 146                                                     | 216                                                     |  |  |  |  |  |  |
| 3           | 19,661                                 | 219                                                     | 324                                                     |  |  |  |  |  |  |
| 4           | 22,938                                 | 255                                                     | 378                                                     |  |  |  |  |  |  |
| 5           | 26,214                                 | 291                                                     | 432                                                     |  |  |  |  |  |  |
| 6           | 29,491                                 | 328                                                     | 486                                                     |  |  |  |  |  |  |
| 7           | 32,768                                 | 364                                                     | 540                                                     |  |  |  |  |  |  |



#### MSH\_THR [2:0]:

Magnetic threshold high value. Sets the high threshold of the input magnetic flux density,  $B_{IN}$ . If FIELD\_MAG is above the threshold, the MSH flag will be set. When logic = 0, high-threshold comparison is disabled.

Note: The field\_mag value is converted to Gauss using:

$$B_{IN}(G) = (FIELD_MAG_{LSB})/(S \times 3.912),$$

where:

S = 23 for part numbers with suffix 300, and S = 15.5 for part numbers with suffix 600.

#### Example:

To set the high field threshold to 400 G, first find the corresponding value in codes by rearranging the equation shown above.

For part numbers with suffix 300, 400 G corresponds to a FIELD\_MAG of 35,990 codes. The threshold setting closest to this is logic = 4.

| Value       | Threshold Value<br>in Digital Codes | Approx. Field in<br>G (part numbers<br>with suffix 300) | Approx. Field in<br>G (part numbers<br>with suffix 600) |  |  |  |  |  |
|-------------|-------------------------------------|---------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|
| 0           | 65,535                              | Disabled                                                | Disabled                                                |  |  |  |  |  |
| 1 (default) | 52,429                              | 583                                                     | 865                                                     |  |  |  |  |  |
| 2           | 45,875                              | 510                                                     | 757                                                     |  |  |  |  |  |
| 3           | 39,322                              | 437                                                     | 648                                                     |  |  |  |  |  |
| 4           | 36,045                              | 401                                                     | 594                                                     |  |  |  |  |  |
| 5           | 32,768                              | 364                                                     | 540                                                     |  |  |  |  |  |
| 6           | 29,491                              | 328                                                     | 486                                                     |  |  |  |  |  |
| 7           | 26,214                              | 291                                                     | 432                                                     |  |  |  |  |  |



#### Address 0x25

| Bit     | 25 | 24   | 23   | 22   | 21   | 20 | 19 | 18 | 17 | 16  | 15  | 14  | 13  | 12            | 11 | 10 | 9  | 8  | 7  | 6     | 5     | 4           | 3  | 2  | 1  | 0  |
|---------|----|------|------|------|------|----|----|----|----|-----|-----|-----|-----|---------------|----|----|----|----|----|-------|-------|-------------|----|----|----|----|
| Name    | NS | MAX_ | SENS | TRIG | _CFG | ZS | SS | SM | PO | CRC | CIS | SCN | CFG | SENT_DATA_CFG |    |    |    |    |    | SENT_ | _PWM_ | OUTMSG_MODE |    |    |    |    |
| Default | 0  | 0    | 0    | 1    | 0    | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0             | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0           | 0  | 0  | 0  | 0  |
| Access  | RW | RW   | RW   | RW   | RW   | RW | RW | RW | RW | RW  | RW  | RW  | RW  | RW            | RW | RW | RW | RW | RW | RW    | RW    | RW          | RW | RW | RW | RW |

#### CFG\_NO\_SAMPLE [25]:

SENT no sample. If logic = 1, the F\_SAMPLE pulse does not perform a sample-and-hold operation.

| Value | Description                                                           |
|-------|-----------------------------------------------------------------------|
| 0     | On receipt of an F_SAMPLE pulse, sensor samples and holds angle data. |
| 1     | Sensor does not sample-and-hold data on receipt of an F_SAMPLE pulse. |

#### CFG\_MAX\_SENSOR [24:23]:

SENT max sensor. Only for SSENT and SSENT Long (OUT- $MSG_MODE = 3 \text{ or } 4$ ). Defines the uppermost address on the bus, beyond which the internal slot counter wraps back to 0.

| Value | Description          |
|-------|----------------------|
| 0     | One IC on the bus    |
| 1     | Two ICs on the bus   |
| 2     | Three ICs on the bus |
| 3     | Four ICs on the bus  |

#### TRIGGER\_CFG [22:21]:

SENT trigger configuration. Sets the minimum trigger length. TSENT only (OUTMSG\_MODE = 2 or 5).

| Value | Minimum Trigger Time |  |  |  |
|-------|----------------------|--|--|--|
| 0     | 2.5 µs               |  |  |  |
| 1     | 5.0 µs               |  |  |  |
| 2     | 10 µs                |  |  |  |
| 3     | 0.5 µs               |  |  |  |

#### CFG\_ZERO\_SAMPLE [20]:

SENT zero sample. SSENT and SSENT only (OUTMSG\_ MODE = 3 or 4). If logic = 1, the sensor does not sample-andhold on slot 0.

| Value | Description                                                          |
|-------|----------------------------------------------------------------------|
| 0     | No special action on slot = 0.                                       |
| 1     | Sensor performs a sample-and-hold when its slot counter resets to 0. |

#### CFG\_SLOT\_SYNC [19]:

SENT slot synchronization (sync). SSENT only. Allows the sensor to synchronize to the bus after a reset based on the slot marking of the other sensor. Only valid if CFG\_SLOT\_MARKING = 1. Requires CFG\_POR\_OFFLINE = 1.

| Value | Description                                                   |
|-------|---------------------------------------------------------------|
| 0     | Slot sync disabled. Sensor will stay off the bus after reset. |
| 1     | Slot sync enabled.                                            |

#### CFG\_SLOT\_MARKING [18]:

SENT slot marking. SSENT only. When enabled, the sensor adds a delay time following an address pulse, prior to responding. Delay time is set based on IC address. Allows differentiation of addressed sensor on the bus. Can be used in conjunction with slot sync (CFG\_SLOT\_SYNC) to allow an IC to resynchronize its slot counter following a reset.

| Value | Description              |
|-------|--------------------------|
| 0     | Slot marking is disabled |
| 1     | Slot marking is enabled. |

#### CFG\_POR\_OFFLINE [17]:

SENT POR offline. SSENT and SSENT Long (OUTMSG\_ MODE = 3 or 4). If logic = 1, the IC remains offline following a reset. If logic = 0 and the slot counter is set to logic = 0, the IC goes online following a reset.

| Value | Description                                                                                                                                                                                                                                                                                                   |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0     | After reset, IC will go online with slot counter = 0.                                                                                                                                                                                                                                                         |  |  |  |
| 1     | <ul> <li>Sensor stays offline following a reset. IC will go online following a slot counter synchronization. Actions that may result in synchronization:</li> <li>F_SYNC pulse</li> <li>Idle sync (if CFG_IDLE_SYNC = 1)</li> <li>Slot sync (if slot synchronization and slot marking are enabled)</li> </ul> |  |  |  |



#### CFG\_IDLE\_SYNC [16]:

SENT idle sync. SSENT and SSENT Long (OUTMSG\_ MODE = 3 or 4). If logic = 1 and a SENT bus goes idle for longer than 511 ticks, the slot counter resets to logic = 0.

| Value | Description                                                                               |
|-------|-------------------------------------------------------------------------------------------|
| 0     | No idle sync.                                                                             |
| 1     | Slot counter resets if SENT bus is idle (no edge transitions) for greater than 511 ticks. |

#### SENT\_CRC\_CFG [15]:

SENT CRC configuration. This bit allows the SENT frame CRC nibble to include the contents of the status and communication nibble (SCN).

| Value | Description                                                                              |
|-------|------------------------------------------------------------------------------------------|
| 0     | SCN contents not included in the SENT frame CRC nibble.                                  |
| 1     | SCN contents included via the CRC nibble (does not conform with the J2716 SENT Standard) |

#### SENT\_SCN\_CFG [14:13]:

SENT SCN configuration. Defines the contents of the status and communication nibble (SCN).

| Value<br>(Binary) | Bit 3 [1]     | Bit 2 <sup>[1]</sup> | Bit 1 | Bit 0 |
|-------------------|---------------|----------------------|-------|-------|
| 00                | Serial Sync   | Serial Data          | S1    | S0    |
| 01                | 0             | 0                    | S1    | S0    |
| 10                | DEVICE_ID [1] | DEVICE_ID [0]        | S1    | S0    |
| 11                | Serial Sync   | Serial Data          | S1    | S0    |

<sup>[1]</sup> Serial Sync and Serial Data compose the "Short Serial" message.

S1 and S0 set if an error flag is asserted.

#### SENT\_DATA\_CFG [12:8]:

SENT data frame configuration. Selects the quantity and content of the data nibbles within the SENT message frame. See SENT description for additional details.

| Value | Description                                                                |  |  |  |  |
|-------|----------------------------------------------------------------------------|--|--|--|--|
| 0     | Angle only (3 data nibbles)                                                |  |  |  |  |
| 1     | Angle (3) + frame count (1)                                                |  |  |  |  |
| 2     | Angle (3) + rotating status (3)                                            |  |  |  |  |
| 3     | Angle (3) + rotating extended data (3)                                     |  |  |  |  |
| 4     | Angle (3) + frame count (2) + ~first nibble (1)<br>"Secure sensor" format. |  |  |  |  |
| 5     | Angle (3) + diagnostic angle (3)                                           |  |  |  |  |
| 6     | Rotating angle (3) + frame count (1)                                       |  |  |  |  |
| 7     | Rotating angle (3) + rotating status (2) + frame count (1)                 |  |  |  |  |
| 8     | Angle (3) + ID (1)                                                         |  |  |  |  |
| 9     | Angle (3) + frame count (1) + ID (1)                                       |  |  |  |  |
| 10    | Angle (3) + rotating status (1) + frame count (1) + ID (1)                 |  |  |  |  |
| 11    | Angle (3) + rotating status (2) + [count, ID] (1)                          |  |  |  |  |
| 12    | Angle (3) + rotating extended data (2) + ID (1)                            |  |  |  |  |
| 13    | Angle (3) + frame count (1) + ~first nibble (1) + ID (1)                   |  |  |  |  |
| 14    | Rotating angle (3) + frame count (1) + ID (1)                              |  |  |  |  |
| 15    | Rotating angle (3) + frame count (2) + ~first nibble (1)                   |  |  |  |  |
| 16    | Angle (3) + ~flipped angle (3)                                             |  |  |  |  |
| 17    | Angle (3) + frame count (1) + ~second nibble (1) + ~first nibble (1)       |  |  |  |  |
| 18    | Angle only (4 data nibbles)                                                |  |  |  |  |
| 19    | Angle (4) + frame count (1)                                                |  |  |  |  |
| 20    | Angle (4) + rotating status (1) + frame count (1)                          |  |  |  |  |
| 21    | Angle (4) + rotating status (1) + [count, ID] (1)                          |  |  |  |  |
| 22    | Angle (4) + rotating extended data (2)                                     |  |  |  |  |
| 23    | Angle (4) + frame count (1) + ~first nibble (1)                            |  |  |  |  |
| 24    | Rotating angle (4) + frame count (1)                                       |  |  |  |  |
| 25    | Rotating angle (4) + rotating status (1) + frame count (1)                 |  |  |  |  |
| 26    | Angle (4) + ID (1)                                                         |  |  |  |  |
| 27    | Angle (4) + frame count (1) + ID (1)                                       |  |  |  |  |
| 28    | Rotating angle (4) + frame count (1) + ID (1)                              |  |  |  |  |
| 29    | Rotating angle (4) + frame count (1) + ~first nibble (1)                   |  |  |  |  |
| 30    | Angle (4) + [count, CRC2] (2)                                              |  |  |  |  |
| 31    | Rotating angle (4) + [count, CRC2] (2)                                     |  |  |  |  |



#### SENT\_PWM\_RATE [7:3]:

Configures the SENT tick time and PWM carrier frequency.

#### **PWM Mode**

The lower 4 bits of field control the PWM carrier frequency (PWM Freq). The upper bit does not influence PWM speed.

| Value<br>(Binary) | PWM Freq<br>(Hz) | Value<br>(Binary) | PWM Freq<br>(Hz) |
|-------------------|------------------|-------------------|------------------|
| 0000              | 125              | 1000              | 1333.3           |
| 0001              | 166.7            | 1001              | 1600             |
| 0010              | 250              | 1010              | 2000             |
| 0011              | 333.3            | 1011              | 2666.7           |
| 0100              | 500              | 1100              | 4000             |
| 0101              | 666.7            | 1101              | 5333.3           |
| 0110              | 800              | 1110              | 8000             |
| 0111              | 1000             | 1111              | 16000            |

#### SENT Mode

Sets the SENT tick time. Code 0 is forced to 1  $\mu$ s. Between Code 1 and Code 23, tick times increase in multiples of an 8 MHz clock (0.125  $\mu$ s). Between Code 24 and Code 31, tick times increase in 0.5  $\mu$ s increments.

| Value | SENT Tick Time<br>(µs) | Counts in 8 MHz<br>Clock Ticks |
|-------|------------------------|--------------------------------|
| 0     | 1                      | 8                              |
| 1     | 0.25                   | 2                              |
| 2     | 0.375                  | 3                              |
| 3     | 0.5                    | 4                              |
|       |                        |                                |
| 7     | 1                      | 8                              |
|       |                        |                                |
| 11    | 1.5                    | 12                             |
|       |                        |                                |
| 15    | 2                      | 16                             |
|       |                        |                                |
| 23    | 3                      | 24                             |
| 24    | 3.5                    | 28                             |
| 25    | 4                      | 32                             |
|       |                        |                                |
| 31    | 7                      | 56                             |

### OUTMSG\_MODE [2:0]:

SENT operating mode. Selects between the various SENT operating modes. For additional details, refer to the SENT Output Modes section.

| Value<br>(Binary) | Description                                                                                        |
|-------------------|----------------------------------------------------------------------------------------------------|
| 000               | SENT disabled. PWM enabled.                                                                        |
| 001               | ISENT (internally synchronized SENT). ISENT is a free-<br>streaming SENT frame with a pause pulse. |
| 010               | TSENT (triggered SENT). Data latched near end of SCN.                                              |
| 011               | Sequential SENT—Long (Long SSENT)                                                                  |
| 100               | Sequential SENT (SSENT)                                                                            |
| 101               | Addressable SENT (ASENT)                                                                           |
| 110               | TSENT. Data latched on falling edge of trigger.                                                    |
| 111               | Free-streaming SENT. No pause pulse between frames.                                                |



#### Address 0x26 through 0x2A

The AB channel linearization fields. Each address space contains three linearization fields, each 8 bits in size. A total of 16 linearization fields are provided for the AB angle channel.

| Bit     | 25  | 24  | 23  | 22   | 21   | 20   | 19  | 18     | 17     | 16  | 15  | 14   | 13   | 12   | 11  | 10     | 9      | 8   | 7  | 6  | 5     | 4     | 3    | 2      | 1     | 0   |
|---------|-----|-----|-----|------|------|------|-----|--------|--------|-----|-----|------|------|------|-----|--------|--------|-----|----|----|-------|-------|------|--------|-------|-----|
| Name    | UNU | SED | AB_ | LINE | ARIZ | ATIO | N_N | (2, 5, | 8, 11, | 14) | AB_ | LINE | ARIZ | ATIO | N_N | (1, 4, | 7, 10, | 13) | AB |    | EARIZ | ZATIC | DN_N | (0, 3, | 6, 9, | 12) |
| Default | 0   | 0   | 0   | 0    | 0    | 0    | 0   | 0      | 0      | 0   | 0   | 0    | 0    | 0    | 0   | 0      | 0      | 0   | 0  | 0  | 0     | 0     | 0    | 0      | 0     | 0   |
| Access  | RW  | RW  | RW  | RW   | RW   | RW   | RW  | RW     | RW     | RW  | RW  | RW   | RW   | RW   | RW  | RW     | RW     | RW  | RW | RW | RW    | RW    | RW   | RW     | RW    | RW  |

#### AB\_LINEARIZATION\_N:

Linearization field for angle channel AB. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the (N × 22.5)° angle position.

#### Example:

The AB\_LINEARIZATION\_12 field applies correction to the measured value of  $(12 \times 22.5^{\circ}) = 270^{\circ}$ .

| Value<br>(Binary) | Description                                                             |
|-------------------|-------------------------------------------------------------------------|
| 0000 0000         | $0^{\circ}$ compensation at the (N × 22.5)° position.                   |
| 0000 0001         | ≈ 0.088° is added to the reading at the (N × 22.5)° position.           |
|                   |                                                                         |
| 0111 1111         | ≈ 11.16° is added to the reading at the (N × 22.5)° position.           |
| 1000 0000         | $-11.25^{\circ}$ is added to the reading at the (N × 22.5)° position.   |
|                   |                                                                         |
| 1111 1111         | ≈ $-0.088^{\circ}$ is added to the reading at the (N × 22.5)° position. |



#### Address 0x2B

Additional AB channel linearization fields and customer angle offset field.

| Bit     | 25 | 24 | 23   | 22 | 21 | 20   | 19 | 18 | 17 | 16 | 15   | 14  | 13   | 12   | 11 | 10 | 9  | 8  | 7  | 6  | 5     | 4    | 3     | 2   | 1  | 0  |
|---------|----|----|------|----|----|------|----|----|----|----|------|-----|------|------|----|----|----|----|----|----|-------|------|-------|-----|----|----|
| Name    |    | U  | NUSE | D  |    | AB_L |    |    |    | CI | UST_ | ANG | LE_O | FFSE | ΞT |    |    |    |    | A  | 3_LIN | IEAR | IZATI | ON_ | 15 |    |
| Default | 0  | 0  | 0    | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0    | 0   | 0    | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0    | 0     | 0   | 0  | 0  |
| Access  | RW | RW | RW   | RW | RW | RW   | RW | RW | RW | RW | RW   | RW  | RW   | RW   | RW | RW | RW | RW | RW | RW | RW    | RW   | RW    | RW  | RW | RW |

#### AB\_LIN\_ENABLE [20]:

AB channel linearization enable. Enables segmented linearization on AB angle channel.

| Value | Description                                  |
|-------|----------------------------------------------|
| 0     | No linearization is applied to the AB angle. |
| 1     | Linearization is applied to the AB channel.  |

#### AB\_LINEARIZATION\_15 [7:0]:

Linearization field for angle channel AB. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the 337° angle position.

| Value<br>(Binary) | Description                                             |
|-------------------|---------------------------------------------------------|
| 0000 0000         | 0° compensation at the 337° position.                   |
| 0000 0001         | ≈ 0.088° is added to the reading at the 337° position.  |
|                   |                                                         |
| 0111 1111         | ≈ 11.16° is added to the reading at the 337° position.  |
| 1000 0000         | -11.25° is added to the reading at the 337° position.   |
|                   |                                                         |
| 1111 1111         | ≈ –0.088° is added to the reading at the 337° position. |

#### CUST\_ANGLE\_OFFSET [19:8]:

Angle offset (zero position) adjustment. Offsets the reported angle value to relocate the 0° reference point. Applied *before* linearization to *all channels* (AB, BC, CA, and main). This value is added to the computed angle. 12-bit field with 12-bit resolution ( $\approx 0.088^{\circ}$ ).



#### Address 0x2C through 0x30

BC channel linearization fields. Each address space contains three linearization fields, each 8 bits in size. A total of 16 linearization fields are provided for the BC angle channel.

| Bit     | 25  | 24  | 23  | 22   | 21   | 20   | 19  | 18     | 17     | 16  | 15  | 14   | 13   | 12   | 11  | 10     | 9      | 8   | 7  | 6    | 5     | 4     | 3    | 2      | 1     | 0   |
|---------|-----|-----|-----|------|------|------|-----|--------|--------|-----|-----|------|------|------|-----|--------|--------|-----|----|------|-------|-------|------|--------|-------|-----|
| Name    | UNU | SED | BC_ | LINE | ARIZ | ATIO | N_N | (2, 5, | 8, 11, | 14) | BC_ | LINE | ARIZ | ATIO | N_N | (1, 4, | 7, 10, | 13) | BC | LINE | EARIZ | ZATIC | DN_N | (0, 3, | 6, 9, | 12) |
| Default | 0   | 0   | 0   | 0    | 0    | 0    | 0   | 0      | 0      | 0   | 0   | 0    | 0    | 0    | 0   | 0      | 0      | 0   | 0  | 0    | 0     | 0     | 0    | 0      | 0     | 0   |
| Access  | RW  | RW  | RW  | RW   | RW   | RW   | RW  | RW     | RW     | RW  | RW  | RW   | RW   | RW   | RW  | RW     | RW     | RW  | RW | RW   | RW    | RW    | RW   | RW     | RW    | RW  |

#### **BC\_LINEARIZATION\_N**:

Linearization field for angle channel BC. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the (N × 22.5)° angle position.

#### Example:

The BC\_LINEARIZATION\_12 field applies correction to the measured value of  $(12 \times 22.5^{\circ}) = 270^{\circ}$ .

| Value<br>(Binary) | Description                                                                 |
|-------------------|-----------------------------------------------------------------------------|
| 0000 0000         | $0^{\circ}$ compensation at the (N × 22.5)° position.                       |
| 0000 0001         | ≈ 0.088° is added to the reading at the (N × 22.5)° position.               |
|                   |                                                                             |
| 0111 1111         | ≈ 11.16° is added to the reading at the $(N \times 22.5)^{\circ}$ position. |
| 1000 0000         | $-11.25^{\circ}$ is added to the reading at the (N × 22.5)° position.       |
|                   |                                                                             |
| 1111 1111         | ≈ $-0.088^{\circ}$ is added to the reading at the (N × 22.5)° position.     |



#### Address 0x31

Final BC channel linearization field. BC channel linearization enable.

| Bit     | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7  | 6  | 5     | 4    | 3    | 2    | 1  | 0  |
|---------|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|------|----|----|-------|------|------|------|----|----|
| Name    |    |    |    |    |    |    |    | U  | NUSE | Ð  |    |    |    |    |    |    |    | BC_L |    | B  | C_LIN | IEAR | IZAT | ION_ | 15 |    |
| Default | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0     | 0    | 0    | 0    | 0  | 0  |
| Access  | RW   | RW | RW | RW | RW | RW | RW | RW | RW | RW   | RW | RW | RW    | RW   | RW   | RW   | RW | RW |

#### BC\_LIN\_ENABLE [8]:

BC channel linearization enable. Enables segmented linearization on BC angle channel.

| Value | Description                                  |
|-------|----------------------------------------------|
| 0     | No linearization is applied to the BC angle. |
| 1     | Linearization is applied to the BC channel.  |

#### BC\_LINEARIZATION\_15 [7:0]:

Linearization field for angle channel BC. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the 337° angle position.

| Value<br>(Binary) | Description                                             |
|-------------------|---------------------------------------------------------|
| 0000 0000         | 0° compensation at the 337° position.                   |
| 0000 0001         | ≈ 0.088° is added to the reading at the 337° position.  |
|                   |                                                         |
| 0111 1111         | ≈ 11.16° is added to the reading at the 337° position.  |
| 1000 0000         | -11.25° is added to the reading at the 337° position.   |
|                   |                                                         |
| 1111 1111         | ≈ –0.088° is added to the reading at the 337° position. |



#### Address 0x32 through 0x36

CA channel linearization fields. Each address space contains 3 linearization fields, each 8 bits in size. A total of 16 linearization fields are provided for the CA angle channel.

| Bit     | 25                                          | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15   | 14   | 13   | 12  | 11     | 10     | 9   | 8  | 7   | 6     | 5     | 4    | 3      | 2     | 1   | 0  |
|---------|---------------------------------------------|----|----|----|----|----|----|----|----|----|------|------|------|-----|--------|--------|-----|----|-----|-------|-------|------|--------|-------|-----|----|
| Name    | UNUSED CA_LINEARIZATION_N (2, 5, 8, 11, 14) |    |    |    |    |    |    |    |    | CA | LINE | ARIZ | ATIO | N_N | (1, 4, | 7, 10, | 13) | CA | LIN | EARIZ | ZATIC | DN_N | (0, 3, | 6, 9, | 12) |    |
| Default | 0                                           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0   | 0      | 0      | 0   | 0  | 0   | 0     | 0     | 0    | 0      | 0     | 0   | 0  |
| Access  | RW                                          | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW   | RW   | RW   | RW  | RW     | RW     | RW  | RW | RW  | RW    | RW    | RW   | RW     | RW    | RW  | RW |

#### CA\_LINEARIZATION\_N:

Linearization field for angle channel CA. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the (N × 22.5)° angle position. Example: the CA\_LIN-EARIZATION\_12 field applies correction to the measured value of ( $12 \times 22.5^{\circ}$ ) = 270°.

| Value<br>(Binary) | Description                                                             |
|-------------------|-------------------------------------------------------------------------|
| 0000 0000         | $0^{\circ}$ compensation at the (N × 22.5)° position.                   |
| 0000 0001         | ≈ 0.088° is added to the reading at the (N × 22.5)° position.           |
|                   |                                                                         |
| 0111 1111         | ≈ 11.16° is added to the reading at the (N × 22.5)° position.           |
| 1000 0000         | $-11.25^{\circ}$ is added to the reading at the (N × 22.5)° position.   |
|                   |                                                                         |
| 1111 1111         | ≈ $-0.088^{\circ}$ is added to the reading at the (N × 22.5)° position. |



#### Address 0x37

Filter settings, CA channel linearization enable, and final CA channel linearization coefficient field.

| Bit     | 25 | 24     | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8    | 7  | 6  | 5     | 4    | 3     | 2   | 1  | 0  |
|---------|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|------|----|----|-------|------|-------|-----|----|----|
| Name    |    | UNUSED |    |    |    |    |    |    |    |    |    |    |    |    | SEL | R  | R  | CA_L |    | C  | A_LIN | IEAR | IZATI | ON_ | 15 |    |
| Default | 0  | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0   | 0  | 0  | 0    | 0  | 0  | 0     | 0    | 0     | 0   | 0  | 0  |
| Access  | RW | RW     | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW  | RW | RW | RW   | RW | RW | RW    | RW   | RW    | RW  | RW | RW |

### IIR\_BW\_SEL [13:11]:

Filter setting for all three angle channels.

| Value       | Bandwidth (kHz) | Typical Response Time (μs) <sup>[1]</sup> |
|-------------|-----------------|-------------------------------------------|
| 0           | 3.125           | 90                                        |
| 1           | 6.25            | 45                                        |
| 2 (default) | 12.5            | 25                                        |
| 3           | 25              | 20                                        |
| 4           | 50              | 15                                        |

<sup>[1]</sup> Response time defined as the time between the magnet crossing a given angle and the angle updating within the IC. No communication delay is considered.

#### Reserved [10:9]

Reserved bits. No function.

#### CA\_LIN\_ENABLE [8]:

CA channel linearization enable. Enables segmented linearization on CA angle channel.

| Value | Description                                  |
|-------|----------------------------------------------|
| 0     | No linearization is applied to the CA angle. |
| 1     | Linearization is applied to the CA channel.  |

Value is determined by design. Not measured at final test.

#### CA\_LINEARIZATION\_15 [7:0]:

Linearization field for angle channel CA. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the 337° angle position.

| Value<br>(Binary) | Description                                                    |
|-------------------|----------------------------------------------------------------|
| 0000 0000         | 0° compensation at the 337° position.                          |
| 0000 0001         | ≈ 0.088° is added to the reading at the 337° position.         |
|                   |                                                                |
| 0111 1111         | ≈ 11.16° is added to the reading at the 337° position.         |
| 1000 0000         | $-11.25^{\circ}$ is added to the reading at the 337° position. |
|                   |                                                                |
| 1111 1111         | ≈ –0.088° is added to the reading at the 337° position.        |



#### Address 0x38 through 0x3C

Main channel linearization fields. Each address space contains three linearization fields, each 8 bits in size. A total of 16 linearization fields are provided for the main angle channel.

| Bit     | 25                                            | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14     | 13    | 12      | 11     | 10      | 9      | 8  | 7  | 6      | 5    | 4      | 3    | 2        | 1       | 0  |
|---------|-----------------------------------------------|----|----|----|----|----|----|----|----|----|----|--------|-------|---------|--------|---------|--------|----|----|--------|------|--------|------|----------|---------|----|
| Name    | UNUSED MAIN_LINEARIZATION_N (2, 5, 8, 11, 14) |    |    |    |    |    |    |    |    | l) | N  | 1AIN_L | INEAR | RIZATIO | DN_N ( | 1, 4, 7 | 10, 13 | 3) | I  | MAIN_I | INEA | RIZATI | ON_N | (0, 3, 6 | , 9, 12 | )  |
| Default | 0                                             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0       | 0      | 0       | 0      | 0  | 0  | 0      | 0    | 0      | 0    | 0        | 0       | 0  |
| Access  | RW                                            | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW     | RW    | RW      | RW     | RW      | RW     | RW | RW | RW     | RW   | RW     | RW   | RW       | RW      | RW |

#### MAIN\_LINEARIZATION\_N:

Linearization field for the main angle channel. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the (N × 22.5)° angle position.

#### Example:

The MAIN\_LINEARIZATION\_12 field applies correction to the measured value of  $(12 \times 22.5^{\circ}) = 270^{\circ}$ .

| Value<br>(Binary) | Description                                                             |
|-------------------|-------------------------------------------------------------------------|
| 0000 0000         | $0^{\circ}$ compensation at the (N × 22.5)° position.                   |
| 0000 0001         | ≈ 0.088° is added to the reading at the (N × 22.5)° position.           |
|                   |                                                                         |
| 0111 1111         | ≈ 11.16° is added to the reading at the (N × 22.5)° position.           |
| 1000 0000         | $-11.25^{\circ}$ is added to the reading at the (N × 22.5)° position.   |
|                   |                                                                         |
| 1111 1111         | ≈ $-0.088^{\circ}$ is added to the reading at the (N × 22.5)° position. |



#### Address 0x3D

Final linearization field for the main angle channel. Main channel linearization enable. Main channel rotation selector.

| Bit     | 25 | 24     | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8   | 7  | 6  | 5    | 4    | 3    | 2    | 1   | 0  |
|---------|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|------|------|------|------|-----|----|
| Name    |    | UNUSED |    |    |    |    |    |    |    |    |    |    |    |    |    |    | RO_P | M_L |    | MA | IN_L | INEA | RIZA | TION | _15 |    |
| Default | 0  | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0   | 0  | 0  | 0    | 0    | 0    | 0    | 0   | 0  |
| Access  | RW | RW     | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW   | RW  | RW | RW | RW   | RW   | RW   | RW   | RW  | RW |

#### ROT\_DIR\_P [9]:

Rotation direction primary (main). If set to logic = 0, counterclockwise magnetic rotation (when viewed looking at the top of the IC) results in an increasing angle output. If set to logic = 1, clockwise rotation results in an increasing angle. Applied after customer offset and before linearization. Only applied to the main angle channel.

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 0     | Angle increases with a counterclockwise rotation (when viewed from above the magnet and device). |
| 1     | Angle increases with a clockwise rotation (when viewed from above the magnet and device).        |

#### MAIN\_LIN\_ENABLE [8]:

Main channel linearization enable. Enables segmented linearization on the main angle channel.

| Value | Description                                    |
|-------|------------------------------------------------|
| 0     | No linearization is applied to the main angle. |
| 1     | Linearization is applied to the main channel.  |

#### Address 0x3E

Customer scratch pad.

| Bit     | 25  | 24   | 23          | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|---------|-----|------|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name    | UNU | ISED | CUSTOMER_ID |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Default | 0   | 0    | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Access  | RW  | RW   | RW          | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW |

#### CUSTOMER\_ID [23:0]:

Customer identification scratch pad.

An open EEPROM space for customer use.

### BC\_LINEARIZATION\_15 [7:0]:

Linearization field for the main angle channel. 8-bit signed value with 12-bit angle resolution ( $\approx 0.088^{\circ}$  step size). Compensation value applied to the 337° angle position.

| Value<br>(Binary) | Description                                                      |
|-------------------|------------------------------------------------------------------|
| 0000 0000         | 0° compensation at the 337° position.                            |
| 0000 0001         | ≈ 0.088° is added to the reading at the 337° position.           |
|                   |                                                                  |
| 0111 1111         | ≈ 11.16° is added to the reading at the 337° position.           |
| 1000 0000         | -11.25° is added to the reading at the 337° position.            |
|                   |                                                                  |
| 1111 1111         | ≈ $-0.088^{\circ}$ is added to the reading at the 337° position. |



#### Address 0x3F

Additional PWM and SENT settings.

| Bit     | 25 | 24   | 23  | 22 | 21   | 20 | 19   | 18   | 17   | 16 | 15   | 14 | 13  | 12   | 11  | 10 | 9   | 8    | 7     | 6   | 5    | 4   | 3   | 2   | 1  | 0    |
|---------|----|------|-----|----|------|----|------|------|------|----|------|----|-----|------|-----|----|-----|------|-------|-----|------|-----|-----|-----|----|------|
| Name    | L  | S_DF | RV. | Н  | S_DF | ۲V | DIAG | G_CH | PW_E | ١U | NUSE | D  | PWN | /_PO | RCH | R  | I_P | PUSH | L_DRV | ONE | SNT_ | HYS | MIN | ADJ | FA | RO_S |
| Default | 0  | 0    | 0   | 0  | 0    | 0  | 0    | 0    | 0    | 0  | 0    | 0  | 0   | 0    | 0   | 0  | 0   | 0    | 0     | 1   | 1    | 0   | 0   | 0   | 0  | 0    |
| Access  | RW | RW   | RW  | RW | RW   | RW | RW   | RW   | RW   | RW | RW   | RW | RW  | RW   | RW  | RW | RW  | RW   | RW    | RW  | RW   | RW  | RW  | RW  | RW | RW   |

### PWM\_SENT\_LS\_DRV\_SEL [25:23]:

PWM/SENT low-side drive control. Controls the fall time of PWM and SENT.

| Value | Typical Falling Slew Time<br>10% – 90%; C <sub>L</sub> = 1 nF; R <sub>L</sub> = 1.2 kΩ to 5 V<br>(μs) <sup>[1]</sup> |
|-------|----------------------------------------------------------------------------------------------------------------------|
| 0     | 0.18 (no slew control)                                                                                               |
| 1     | 0.35                                                                                                                 |
| 2     | 0.46                                                                                                                 |
| 3     | 0.78                                                                                                                 |
| 4     | 0.94                                                                                                                 |
| 5     | 1.19                                                                                                                 |
| 6     | 1.69                                                                                                                 |
| 7     | 3.23                                                                                                                 |

<sup>[1]</sup> Determined by design. Not measured at final test.

#### PWM\_SENT\_HS\_DRV\_SEL [22:20]:

PWM/SENT high-side drive control. Controls the rising time of PWM and SENT. High side is active only if the push\_drive EEPROM field is set to logic = 2 or logic = 3.

| Value | Typical Rising Slew Time<br>10% – 90%; C <sub>L</sub> 1 nF; R <sub>L</sub> = 4.7 kΩ to GND; I/O<br>level = 3.3 V<br>(μs) <sup>[1]</sup> |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 0     | 0.36 (no slew control)                                                                                                                  |
| 1     | 0.4                                                                                                                                     |
| 2     | 0.5                                                                                                                                     |
| 3     | 0.7                                                                                                                                     |
| 4     | 0.78                                                                                                                                    |
| 5     | 1.0                                                                                                                                     |
| 6     | 1.7                                                                                                                                     |
| 7     | 3.7                                                                                                                                     |

<sup>[1]</sup> Determined by design. Not measured at final test.

#### DIAG\_CHANNEL\_SEL [19:18]:

Diagnostic channel selection. Selects which of the three secondary angle channels is reported as the diagnostic channel. The diagnostic channel is reported in various SENT frames and populates the ANGLE\_OUT\_DIAG\_LATCH value within direct address 0x16.

| Value | Description                                   |
|-------|-----------------------------------------------|
| 0     | AB channel is the diagnostic angle (DIAG_SEL) |
| 1     | AB channel is the diagnostic angle (DIAG_SEL) |
| 2     | BC channel is the diagnostic angle (DIAG_SEL) |
| 3     | CA channel is the diagnostic angle (DIAG_SEL) |

### **PWM\_SENT\_ENABLE** [17]:

Enables the PWM and SENT output. Once enabled, operation is determined by OUTMSG\_MODE.

| Value | Description                                                                |
|-------|----------------------------------------------------------------------------|
| 0     | PWM/SENT pin is disabled.                                                  |
| 1     | PWM/SENT pin is enabled. Operation is determined by the PWM/SENT settings. |

#### PWM\_PORCH\_SEL [13:11]

PWM output fixed low and high time selection. This parameter configures the fixed low and high time of the PWM output.

| Value | PWM Low Clamp<br>(% Duty Cycle) | PWM High Clamp<br>(% Duty Cycle) |
|-------|---------------------------------|----------------------------------|
| 0     | 2                               | 98                               |
| 1     | 3                               | 97                               |
| 2     | 4                               | 96                               |
| 3     | 5                               | 95                               |
| 4     | 6                               | 94                               |
| 5     | 7                               | 93                               |
| 6     | 8                               | 92                               |
| 7     | 0                               | 100                              |



#### RESERVED [10]:

Reserved bit. No function.

#### IDLE\_PUSH [9]:

Idle push control. Specifies the behavior of the output driver during the idle state for triggered and shared SENT modes (OUT- $MSG_MODE = 2, 3, 4, 5, 6$ ). The idle state is defined as the state during which the output is inactive awaiting a trigger signal.

| Value | Description                                                                                          |
|-------|------------------------------------------------------------------------------------------------------|
| 0     | Output goes to high-z during the idle state                                                          |
| 1     | Output pushes high (high-side driver is activated) during idle state. Only active if PUSH_DRIVE = 2. |

When enabled, the controller must overdrive the device to properly trigger the IC (does not conform with the J2716 SENT Standard).

#### Use Case:

To prevent external noise from creating false trigger events.

#### PUSH\_DRIVE [8:7]:

Defines the PWM/SENT output driver behavior.

| Value | Description                                                                                                                                                            |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Open-drain.                                                                                                                                                            |
| 1     | Push-assisted. Output stage drives high only during low-to-<br>high edge transitions, after which the output enters high-z for<br>the remainder of the SENT high time. |
| 2     | Push-Pull. Output stage actively pushes/pulls for the entire SENT frame. Output will be high-z during the idle state unless IDLE_PUSH = 1.                             |
| 3     | Open-drain.                                                                                                                                                            |

### D\_ONESHOT\_EN [6]:

Enables one-shot current of PWM/SENT low-side and high-side drivers. When enabled, a precharge is applied to the PWM/SENT drivers, reducing the delay to the start of the rising/falling edge. Recommended when applying a large amount of edge delay (high value of PWM\_SENT\_LS\_DRV\_SEL or PWM\_SENT\_HS\_DRV\_SEL).

| Value              | Description                                                                                                                                          |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                  | Precharge is not applied to the output dirver. High levels<br>of drive strength throttling may add delay to the start of<br>the rising/falling edge. |
| 1<br>(recommended) | Precharge is applied to output driver. Reduces the delay at the beginning of the rising/falling output edge.                                         |

#### D\_SENT\_HYST\_CFG [5:4]:

Adjusts the SENT and Manchester trigger thresholds. Must be set to code 0 or 2. Values of 1 and 3 are invalid and may result in abnormal operation.

| Value | Falling Th | reshold (V) | Rising Threshold (V) |      |  |  |  |
|-------|------------|-------------|----------------------|------|--|--|--|
| Value | Min        | Max         | Min                  | Max  |  |  |  |
| 0     | 1.48       | 1.76        | 2.21                 | 2.49 |  |  |  |
| 2     | 1.48       | 1.76        | 1.92                 | 2.19 |  |  |  |

#### CFG\_SPCMIN\_ADJ [3:2]:

Function pulse adjust, for SSENT Long only (OUTMSG\_MODE = 3). Increases the lower threshold of the F\_OUT-PUT pulse by the number of ticks in this field (in the range of 0 through 3). For fast tick times (less than 1.5  $\mu$ s), this adjustment may be needed to prevent the IC from interpreting a SENT low period as a function pulse. All devices sharing a bus should be configured with matching settings.

| Value | Description                   |
|-------|-------------------------------|
| 0     | F_OUTPUT minimum is 9 ticks.  |
| 1     | F_OUTPUT minimum is 10 ticks. |
| 2     | F_OUTPUT minimum is 11 ticks. |
| 3     | F_OUTPUT minimum is 12 ticks. |

#### CFG\_FSAMPLE\_ADR [1]:

SENT F\_SAMPLE addressing. If logic = 1, the sensor treats the F\_SAMPLE pulse as an addressing pulse. If CFG\_NO\_SAMPLE = 1, the sensor does not sample-and-hold the angle data.

| Value | Description                                                                                                                                   |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | F_SAMPLE is treated as a broadcast pulse. Sensor will sample-and-hold the angle data on any F_SAMPLE pulse (unless CFG_NO_SAMPLE = 1).        |
| 1     | F_SAMPLE is treated as an addressing pulse. Sensor will<br>only sample-and-hold the angle data on an F_SAMPLE<br>pulse if properly addressed. |

#### ROT\_DIR\_S [0]:

Rotation direction secondary. If set to logic = 0, counterclockwise magnetic rotation (when viewed looking down on the top of the IC) results in an increasing angle output. If set to logic = 1, clockwise rotation results in an increasing angle. Applied after customer offset, before linearization. Applied to channels AB, BC, and CA.

| Value | Description                                                                                      |
|-------|--------------------------------------------------------------------------------------------------|
| 0     | Angle increases with a counterclockwise rotation (when viewed from above the magnet and device). |
| 1     | Angle increases with a clockwise rotation (when viewed from above the magnet and device).        |



### **VOLATILE MEMORY**

#### Table 14: Volatile Memory Map

| Address | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20          | 19          | 18 | 17 | 16  | 15           | 14 | 13      | 12   | 11 | 10     | 9      | 8 | 7      | 6                | 5                   | 4          | 3           | 2             | 1                 | 0               |
|---------|----|----|----|----|----|----|----|-------------|-------------|----|----|-----|--------------|----|---------|------|----|--------|--------|---|--------|------------------|---------------------|------------|-------------|---------------|-------------------|-----------------|
| 0x82    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | EE_DBE_FLAG | EE_SBE_FLAG |    |    | EE_ | ECC          |    |         |      |    | EE_4   | ADDR   |   |        |                  | EE_E                | ERR_ST/    | ATUS        |               | CP_ERR            | EE_ERR          |
| 0x83    | 0  | 0  |    |    |    |    |    |             |             |    |    |     |              |    | EE_[    | DATA |    |        |        |   |        |                  |                     |            |             |               |                   |                 |
| 0x85    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0           | 0  | 0  | 0   | 0            | 0  | EE_LOOP |      |    | EE_TES | T_ADDR | ł |        | EE_USE_TEST_ADDR | MARGIN_MIN_MAX_FAIL | MAR<br>STA | gin_<br>Tus | MARGIN_NO_MIN | MARGIN_NO_MAX     | MARGIN_START    |
| 0xa5    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0           | 0  | 0  | 0   | MANCH_COMM_E |    |         |      |    |        |        | R | ESERVE | D                |                     |            |             |               |                   |                 |
| 0xa9    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0           | 0  | 0  | 0   | 0            | 0  | 0       | 0    | 0  | 0      | 0      | 0 | 0      | 0                | 0                   | 0          | 0           | 0             | POKS_TEST_RUNNING | POKS_TEST_START |



A33022

# Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

#### Address 0x82

| Bit    | 25 | 24 | 23 | 22 | 21 | 20              | 19              | 18 | 17 | 16   | 15  | 14 | 13 | 12 | 11 | 10   | 9   | 8  | 7  | 6  | 5    | 4     | 3     | 2  | 1          | 0          |
|--------|----|----|----|----|----|-----------------|-----------------|----|----|------|-----|----|----|----|----|------|-----|----|----|----|------|-------|-------|----|------------|------------|
| Name   | 0  | 0  | 0  | 0  | 0  | EE_DBE_<br>FLAG | EE_SBE_<br>FLAG |    |    | EE_E | ECC |    |    |    |    | EE_A | DDR |    |    |    | EE_I | ERR_S | TATUS |    | CP_<br>ERR | EE_<br>ERR |
| Access | RO | RO | RO | RO | RO | RO              | RO              | RO | RO | RO   | RO  | RO | RO | RO | RO | RO   | RO  | RO | RO | RO | RO   | RO    | RO    | RO | RC         | RC         |

#### EE\_DBE\_FLAG [20]:

Error flag indicates detection of an EEPROM dual-bit error. The EEPROM ECC logic detects an address with a dual-bit error. This check runs after a reset event or EEPROM load event.

| Value | Description                       |
|-------|-----------------------------------|
| 0     | No EEPROM dual bit error detected |
| 1     | EEPROM dual bit error detected    |

#### EE\_SBE\_FLAG [20]:

Error flag indicates detection of an EEPROM single-bit error. The EEPROM ECC logic detects an address with a single-bit error. The ECC logic automatically corrects the faulty bit in the volatile region of memory. This check runs after a reset event or EEPROM load event.

| Value | Description                         |
|-------|-------------------------------------|
| 0     | No EEPROM single-bit error detected |
| 1     | EEPROM single-bit error detected    |

#### EE\_ECC [18:13]:

EEPROM ECC data. After the internal margin test is complete, this parameter contains the ECC data bits of the first fault address found during the margin test. Data in this parameter is only valid if the margin test reports a failure. See MARGIN\_STATUS (extended: 0x85 [4:3]) for margin results information.

#### EE\_ADDR [12:7]:

EEPROM address data. After the internal margin test is complete, this parameter contains the address of the first fault address found during the margin test. Data in this parameter is only valid if the margin test reports a failure. See MARGIN\_STATUS (extended: 0x85 [4:3]) for margin results information.

#### EE\_ERR\_STATUS [6:2]:

Indicates the error status of the last EEPROM write. If logic > 0, an error was detected during the last EEPROM write.

#### CP\_ERR [1]:

Indicates the error status of the EEPROM write charge pump during the last EEPROM write. If logic = 1, an error is detected, and the error is set in EE\_ERR\_STATUS (extended: 0x82 [6:2]).

#### EE\_ERR [0]:

Indicates detection of an EEPROM write error. If logic = 1, an EEPROM write error is detected. The bit clears after read.

#### Address 0x83

| Bit    | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13   | 12   | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   |    |    |    |    |    |    |    |    |    |    |    |    | EE_[ | DATA |    |    |    |    |    |    |    |    |    |    |    |    |
| Access | RO   | RO   | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO | RO |

#### EE\_DATA [25:0]:

EEPROM field data. After the internal margin test is complete, this parameter contains information from the data fields of the first fault address found during the margin test. Data in this parameter is only valid if the margin test reports a failure. See MARGIN\_STATUS (extended: 0x85 [4:3]) for margin results information.



#### Address 0x85

| Bit    | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13      | 12 | 11 | 10     | 9     | 8  | 7  | 6                | 5                       | 4  | 3             | 2                 | 1                 | 0            |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|---------|----|----|--------|-------|----|----|------------------|-------------------------|----|---------------|-------------------|-------------------|--------------|
| Name   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | EE_LOOP |    | E  | EE_TES | T_ADD | R  |    | EE_USE_TEST_ADDR | MARGIN_MIN_MAX_<br>FAIL |    | MARGIN_STATUS | MARGIN_NO_<br>MIN | MARGIN_NO_<br>MAX | MARGIN_START |
| Access | RO | RW      | RW | RW | RW     | RW    | RW | RW | RW               | RO                      | RO | RO            | RW                | RW                | RW           |

### EE\_LOOP [13]:

Continuously loops the margin test. When bit logic = 1, the margin test loops continuously. If an error is detected or if MAR-GIN\_START (extended: 0x85 [0]) is cleared, the margin test stops.

| Value | Description                                                  |
|-------|--------------------------------------------------------------|
| 0     | Margin test runs once                                        |
| 1     | Margin test loops continuously until an error is<br>detected |

### EE\_TEST\_ADDR [12:7]:

Optional start address for margin test. Defines the starting address for the margin test when  $EE\_USE\_TEST\_ADDR$  (extended: 0x85 [6]) is set to logic = 1.

### EE\_USE\_TEST\_ADDR [6]:

When set to logic = 1, the margin test starts at the address defined by  $EE_TEST_ADDR$  (extended: 0x85 [12:7]).

| Value | Description                                           |
|-------|-------------------------------------------------------|
| 0     | Margin test starts at address 0x0                     |
| 1     | Margin test starts at address defined by ee_test_addr |

#### MARGIN\_MIN\_MAX\_FAIL [5]:

If a margin failure is detected, this bit indicates if the failure was detected at the minimum or maximum reference level.

| Value | Description                                       |
|-------|---------------------------------------------------|
| 0     | Margin test failure detected at minimum threshold |
| 1     | Margin test failure detected at maximum threshold |

### MARGIN\_STATUS [4:3]:

Indicates the status of the margin test. The bits clear after a read or reset event.

| Value | Description                                 |
|-------|---------------------------------------------|
| 0     | Reset condition: No result from margin test |
| 1     | Pass: No errors detected during margin test |
| 2     | Fail: Error detected during margin test     |
| 3     | In progress: Margin test still running      |

#### MARGIN\_NO\_MIN [2]:

Disables the minimum reference level during margin test. When set to logic = 1, the margin test does not check for errors at the low reference level.

| Value | Description                                                      |
|-------|------------------------------------------------------------------|
| 0     | Margin test includes check at the low reference level            |
| 1     | Margin test does not include check at the low<br>reference level |

#### MARGIN\_NO\_MAX [1]:

Disables the maximum reference level during margin test. When set to logic = 1, the margin test does not check for errors at the high reference level.

| Value | Description                                                       |
|-------|-------------------------------------------------------------------|
| 0     | Margin test includes check at the high reference level            |
| 1     | Margin test does not include check at the high<br>reference level |

#### MARGIN\_START [0]:

Triggers start of margin test. When set to logic = 1, the margin test begins. The bit clears when the margin test completes and  $EE\_LOOP$  (extended: 0x85 [13]) = 0; if ee\\_loop = 1, the margin test runs until MARGIN\_START = 0. If the margin test detects an error, the MARGIN\_START bit clears.



#### Address 0xA5

| Bit    | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15           |    | 13       | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|--------|----|----|----|----|----|----|----|----|----|----|--------------|----|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Name   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | MANCH_COMM_E |    | reserved |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Access | RO | RW           | RW | RW       | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW | RW |

#### MANCH\_COMM\_E [15]:

Enables Manchester communications mode on the PWM output pin. When logic = 1, the PWM output stops and the pin becomes an input/output pin for Manchester communication. This bit is set directly with a write operation or indirectly using the access code. To exit Manchester communications mode, MANCH\_COMM\_E is set to logic = 0.

#### Address 0xA9

| Bit    | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1                     | 0                   |
|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------------------|---------------------|
| Name   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | POKS_TEST_<br>RUNNING | POKS_TEST_<br>START |
| Access | RO                    | RW                  |

#### POKS\_TEST\_RUNNING [1]:

POKs/IOKs startup test is running.

| Value | Description                            |
|-------|----------------------------------------|
| 0     | POKs/IOKs startup test is not running. |
| 1     | POKs/IOKs startup test is running.     |

### POKS\_TEST\_START [0]:

When set to logic = 1, runs the POKs/IOKs self-test. If an error occurs, it is reported in POKS\_SELF\_TEST\_FAILED\_FLAG (primary: 0xC [7]).

 $\triangle$  CAUTION: If PASSTHROUGH\_EN = 1, V<sub>CC</sub> must be less than 5.5 V before initiating self-test. Failure to reduce V<sub>CC</sub> to less than 5.5 V may result in device damage.



### SAFETY AND DIAGNOSTICS

The A33022 was developed in accordance with the ASIL design flow (ISO 26262) and incorporates several internal diagnostics as well as error/warning/status flags enabling the host microcontroller to assess the operational status of the die.

A short summary of the diagnostics is provided below. A complete listing and discussion of the A33022 safety features may be found in the Safety Manual.

### Status, Error, and Warning Flags

The A33022 features include several status, error, and warning flags. These flags allow the external controller to act in response to a detected fault condition. Table 15 provides a summary list of the flags. More information is also found in the Primary Serial Interface Register Reference.

All flags may be read through the primary serial registers (primary: 0xF) via SPI or Manchester communication. These error flags remain set until the register is read or reset, and the condition is removed.

### Error Reporting Through SPI

There are two error reporting bits, S0 and S1, within the A33022 SPI frame. The value of S0 and S1 represent the logical "or" of the bits within the error register. The S0 and S1 bits clear after an SPI read transaction and the condition for the flag no longer exists. Note, after a reset event, S0 = 1 and S1 = 1. If an error flag is masked, the result of this flag is not reported by S0 or S1.

### Information Flags

The A33022 features a dedicated status register (primary 0xC), providing informational flags to the external controller. These flags may be useful for the external controller to monitor operation. Table 16 provides a summary list of the information status flags. More information is also found in the Primary Serial Interface Register Reference.

#### Table 15: Status and Error Flags

| Status and Error Flag | Description                                                           | Flag Response              |
|-----------------------|-----------------------------------------------------------------------|----------------------------|
| VCF                   | Voltage Check Failure                                                 | VCF = 1 (primary: 0xF [0]  |
| TSE                   | Temperature Sensor Error                                              | TSE = 1 (primary: 0xF [1]  |
| SAT                   | Saturation Error                                                      | SAT = 1 (primary: 0xF [2]  |
| OFE                   | Oscillator Frequency Discrepancy Error                                | OFE = 1 (primary: 0xF [3]  |
| SMM                   | Signal Path (primary channel versus secondary channel) Mismatch Error | SMM = 1 (primary: 0xF [4]  |
| MSL                   | Magnet Sense Low (input condition below low threshold) Error          | MSL = 1 (primary: 0xF [5]  |
| MSH                   | Magnet Sense High (input condition above high threshold) Error        | MSL = 1 (primary: 0xF [6]  |
| UVCC                  | Undervoltage Error                                                    | UVCC = 1 (primary: 0xF [7] |
| OVCC                  | Overvoltage Error                                                     | OVCC = 1 (primary: 0xF [8] |
| POR                   | Power-On Reset Event                                                  | POR = 1 (primary: 0xF [9]  |
| ESE                   | Single-Bit EEPROM Error (correctable)                                 | ESE = 1 (primary: 0xF [10] |
| EUE                   | Multi-Bit EEPROM Error (uncorrectable)                                | EUE = 1 (primary: 0xF [11] |
| SME                   | Shadow Memory Error. (Multiple Input Shift Register signature error)  | SME = 1 (primary: 0xF [12] |
| BSY                   | Extended Access Busy Condition                                        | BSY = 1 (primary: 0xF [13] |
| XEE                   | Extended Execute Error Condition                                      | EXE = 1 (primary: 0xF [14] |
| IER                   | Interface Error Condition                                             | IER = 1 (primary: 0xF [15] |

#### Table 16: Status Register Contents (Primary 0xC)

| Bit Value | Status Flag                  | Description                     |
|-----------|------------------------------|---------------------------------|
| 0         | ANG_RDY                      | Angle Ready                     |
| 6         | MASK_ACTIVE                  | Mask active                     |
| 7         | POKS_SELF_TEST_FAILED_FLAG   | POK/IOK self-test               |
| 9         | ECC_SELF _TEST_ FAILED_ FLAG | Error Correction Code self-test |



### **Error Reporting Through PWM**

The PWM output is configurable to report flags using a special frequency and duty cycle or by going to a high-impedance state. The parameter MAKE\_ERRORS\_HIGH\_Z (extended: 0x24 [15]) configures the PWM error reporting function. When MAKE\_ERRORS\_HIGH\_Z = 1, the error flags result in a PWM at high-impedance state for a minimum of two periods. When MAKE\_ERRORS\_HIGH\_Z = 0, the PWM reports the error flags at a defined duty cycle, shown in Table 18, and at half the frequency defined by SENT\_PWM\_RATE (extended: 0x25[7:3]).

In the event of multiple error flags, when MAKE\_ERRORS\_ $HIGH_Z = 0$ , the PWM output reports the error condition according to priority. Table 18 lists the error flags in the order of priority from highest to lowest. The highest-priority error dictates

the PWM duty cycle. Error flags OFE, SME, and EUE are the highest priority flags and report through the PWM output by a high-impedance state (100% duty cycle).

The parameter PWM\_PORCH\_SEL (extended: 0x3F [13:11]) configures the PWM minimum and maximum duty cycle and also sets the duty cycle used for error reporting.

The duty cycle for a specific error and PWM\_PORCH\_SEL setting are shown in Table 18.

#### Table 17: MAKE\_ERRORS\_HIGH\_Z

| Code | Description                                                                                                  |
|------|--------------------------------------------------------------------------------------------------------------|
| 0    | PWM carrier frequency is halved, and the highest priority error is output on PWM at the selected duty cycle. |
| 1    | PWM tristates on an error.                                                                                   |

#### Table 18: PWM Error Flag Duty Cycle

| PMW_POF | RCH_SEL → | 0              | 1    | 2    | 3    | 4    | 5    | 6    | 7    |  |  |  |  |
|---------|-----------|----------------|------|------|------|------|------|------|------|--|--|--|--|
| Porch \ | /alue (%) | 2%             | 3%   | 4%   | 5%   | 6%   | 7%   | 8%   | 0%   |  |  |  |  |
| Error   | Priority  | Duty Cycle (%) |      |      |      |      |      |      |      |  |  |  |  |
| OFE [1] | Highest   | 100            | 100  | 100  | 100  | 100  | 100  | 100  | 100  |  |  |  |  |
| SME [1] | Highest   | 100            | 100  | 100  | 100  | 100  | 100  | 100  | 100  |  |  |  |  |
| EUE [1] | Highest   | 100            | 100  | 100  | 100  | 100  | 100  | 100  | 100  |  |  |  |  |
| POR     | 1         | 16.3           | 16.3 | 16.3 | 16.3 | 16.4 | 16.4 | 16.2 | 14.9 |  |  |  |  |
| UVCC    | 2         | 38.9           | 38.8 | 38.6 | 38.9 | 38.8 | 38.7 | 38.6 | 38.4 |  |  |  |  |
| VCF     | 3         | 33.3           | 33.2 | 33.2 | 33.2 | 33.3 | 33.0 | 33.0 | 32.6 |  |  |  |  |
| OVCC    | 4         | 72.4           | 72.7 | 72.6 | 72.4 | 72.6 | 72.4 | 72.6 | 73.3 |  |  |  |  |
| TSE     | 5         | 66.8           | 66.8 | 66.8 | 66.8 | 66.7 | 67.0 | 67.0 | 67.5 |  |  |  |  |
| MSH     | 6         | 61.1           | 61.2 | 61.4 | 61.1 | 61.2 | 61.3 | 61.4 | 61.5 |  |  |  |  |
| SAT     | 7         | 56.6           | 56.5 | 56.7 | 56.5 | 56.7 | 56.6 | 56.8 | 56.9 |  |  |  |  |
| MSL     | 8         | 44.5           | 44.3 | 44.4 | 44.5 | 44.3 | 44.4 | 44.2 | 44.3 |  |  |  |  |
| SMM     | 9         | 22.0           | 21.8 | 22.0 | 21.9 | 21.9 | 21.8 | 21.8 | 20.8 |  |  |  |  |
| ESE     | 10        | 78.1           | 78.2 | 78.0 | 78.1 | 78.1 | 78.2 | 78.2 | 79.2 |  |  |  |  |

<sup>[1]</sup> The IC must be reset to clear the flag.



A33022

# Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

### **APPLICATION INFORMATION**

Once the device is powered on, the rate of change of  $V_{CC}$  for any magnitude larger than 1 V should be limited to less than 1 V/µs.



Figure 34: A33022 Configured with SPI.

PWM/SENT line should be connected to ground if not used.





Digital reads/writes requests transmitted via Manchester encoding on the PWM/SENT line. SA0/SA1 configured to 00<sub>2</sub> assigning ID0 as Manchester/SENT Address. Connect SA0/SA1 to BYP to assign a logic 1.





**I/O STRUCTURES** 

Figure 36: I/O Structure


## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces



Figure 37: 14-Pin TSSOP Package



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces



Figure 38: 24-Pin eTSSOP Package



## Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

#### **Revision History**

| Number | Date              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _      | August 29, 2023   | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1      | December 13, 2023 | Added dual-die 24-pin eTTSOP variant (pages 1, 4, 6, 73); updated Power-On Time values (page 7), and footnotes 1, 4, and 6 (page 8); updated Read Response Cycle section (page 22, SPI CRC section (page 23), SPI Power-On Response section (page 24), Table 3 (page 25), Write Command section (page 26), Write Transactions to Extended Memory section (page 34), EEPROM Margin Check section (page 35), INDIRECT_WR_ADDR section (page 37), Addresses 0x09-0x0B (page 39), FULL_RST section (page 40), FACTORY_ACCESS section (page 45); added default values to Addresses 0x24-0x3F (pages 48-62); updated Application Information section (page 70). |
| 2      | January 18, 2024  | Updated Selection Guide (page 4) and Supply Current test conditions (page 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3      | June 21, 2024     | Updated status of ISO 26262 assessment (page 1), terminal list table (page 6), Operating characteristics table (page 12), Figure 2 (page 15), PWM Output figure numbering (page 17), figure numbering (page 24), Extended Memory table (page 46), Address 0x3F descriptor (page 63), Status Register Contents table (page 68), minor editorial updates throughout                                                                                                                                                                                                                                                                                         |
| 4      | October 28, 2024  | Updated ASIL status (page 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5      | January 31, 2025  | Updated Operating Characteristics table (page 11), SPI CRC section (page 23), Address 0x08 section (page 39), Address 0x0F section (page 42), and Address 0x24 Magnetic Threshold High register section (page 51)                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6      | March 18, 2025    | Updated Address 0x24 Magnetic Threshold High register section (page 51)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Copyright 2025, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com



## APPENDIX

## MATLAB Function to Compute the A33022 Linearization Coefficients

```
function [lin coef,gap]=A33022 calc lin coef(angle mech,angle meas)
%
% This function computes the linearization coefficients for the A33022.
% Linearization is 16 segments with fixed pivot points (0°, 360^{\circ}/16, 2*360^{\circ}/16,..., 15\times360^{\circ}/16).
% The coefficients corresponds to the angle error between the measured angle at the pivot points
and the actual magnet position.
%
% Inputs:
%
    - angle_mech: n×1 vector: actual magnet position: must be between 0° and 360° and monotically
increasing [°]
    - angle meas: n×1 vector: A33022 measured position at each angle mech position (direct output
of A33022) [°]
%
% Outputs:
%
    - lin coef: 16×1 vector: contains the linearization coefficients [LSB]
        o lin_coef(1) corresponds to XXX_linearization_0, lin_coef(2) corresponds to XXX_linear-
%
ization_1, ..., lin_coef(16) corresponds to XXX_linearization_15
%
        o coefficients must be converted to 8 bits signed
%
    - gap: 16×1 vector: angle error between actual mechanical position and measured position
%% Inspect inputs
% Re-arrange data if necessary
if size(angle_mech,2)>1
    angle_mech=angle_mech';
end
% Only 360° max input range is acceptable
if max(angle mech)-min(angle mech)>360
    error('Linearization range must be <=360°')</pre>
end
% angle_mech must be increasing
```



```
if sum(diff(angle_mech)<0)>0
    error('angle_mech must be increasing')
end
```

% Avoid issues with 360° exact rotation

```
if wrapTo360(min(angle_mech))==wrapTo360(max(angle_mech))-360
```

```
angle_mech=angle_mech(1:end-1);
```

```
angle_meas=angle_meas(1:end-1);
```

end

%% Compute the angle error between measurements and actual position

#### % Re-arrange measured angle

angle\_meas\_temp=unwrap(wrapTo360(angle\_meas)\*2\*pi/360)\*360/2/pi; angle\_meas\_temp=unique([angle\_meas\_temp-360;angle\_meas\_temp;angle\_meas\_temp+360],'stable');

### % Re-arrange actual position

```
angle_mech_temp=unwrap(wrapTo360(angle_mech)*2*pi/360)*360/2/pi;
angle_mech_temp=unique([angle_mech_temp-360;angle_mech_temp;angle_mech_temp+360]);
```

# % Interpolate actual position at linearization pivot positions pivot=[0:360/16:360-360/16]';

```
mech_pos=interp1(angle_meas_temp,angle_mech_temp,pivot,'spline','extrap');
```

% Angle error between measurements and actual position gap=wrapTo180(pivot-mech\_pos);

%% Compute the linearization coefficients

```
% Select only the measurements inside the range
index=zeros(length(pivot),1);
for i=1:length(pivot)
```

if min(abs(wrapTo360(angle\_meas)-pivot(i)))<=360/16</pre>



# Stray Field Immune, Hall-Effect Angle Sensor IC With SPI, PWM, and SENT Interfaces

index(i)=1;

end

end

```
index=logical(index);
```

% Compute the coefficient (remove the mean offset) lin\_coef=round((gap-mean(gap(index)))/(2\*11.25/2^8));

% Bound the linearization coefficients lin\_coef(isnan(lin\_coef))=0; lin\_coef(lin\_coef>2^7-1)=2^7-1; lin\_coef(lin\_coef<-2^7)=-2^7;</pre>

