

## **Not for New Design**

The A4408 is in production but has been determined to be NOT FOR NEW DESIGN. This classification indicates that sale of this device is currently restricted to existing customer applications. The device should not be purchased for new design applications because obsolescence in the near future is probable. Samples are no longer available.

Date of status change: November 8, 2023

### **Recommended Substitutions:**

For existing customer transition, and for new customers or new applications, contact Allegro Sales.

NOTE: For detailed information on purchasing options, contact your local Allegro field applications engineer or sales representative.

Allegro MicroSystems reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



### **FEATURES AND BENEFITS**

- · Automotive AEC-Q100 qualified
- 2.8 to 36 V<sub>IN</sub> operating range, 40 V<sub>IN</sub> maximum
- Buck or buck-boost pre-regulator (VREG)
- Adjustable PWM switching frequency: 250 kHz to 2.4 MHz
- PWM frequency can be synchronized to external clock
- Adjustable synchronous buck regulator (1.25 V<sub>NOM</sub>)
- 3.3V (3V3) and 5V (V5) internal LDO regulators with foldback short-circuit protections
- 5V (V5P) internal tracking LDO regulator with foldback short-circuit and short-to-battery protections
- TRACK sets either 3V3 or V5 as the reference for V5P
- Power-on reset (NPOR) with fixed delay of 15 ms
- Programmable watchdog timer with activation delay
- Active-low watchdog timer enable pin (WD<sub>ENn</sub>)
- Dual bandgaps for increased reliability: BG<sub>VREF</sub>, BG<sub>FAULT</sub>
- MODE pin sets the NPOR undervoltage threshold for V5 and V5P
- Fixed POK5V undervoltage threshold for V5 and V5P
- Logic enable input (ENB) for microprocessor control
- Two ignition enable inputs (ENBAT1 and ENBAT2)

Continued on next page...

#### **APPLICATIONS**

- ☐ Electronic Power Steering (EPS)
- ☐ Transmission Control Units (TCU)
- ☐ Advanced Braking Systems (ABS)
- □ Emissions Control Modules
- □ Other automotive applications

### PACKAGE: 38-Pin eTSSOP (suffix LV)



#### **DESCRIPTION**

The A4408 is power management IC that uses a buck or buck-boost pre-regulator to efficiently convert automotive battery voltages into a tightly regulated intermediate voltage, complete with control, diagnostics, and protections. The output of the pre-regulator supplies a 5 V/115 mA<sub>MAX</sub> tracking/protected LDO, a 3.3 V/165 mA<sub>MAX</sub> LDO, a 5 V/325 mA<sub>MAX</sub> LDO, and an adjustable output synchronous buck regulator (1.25 V<sub>TYP</sub>/700 mA<sub>DC</sub>). Designed to supply CAN or microprocessor power supplies in high-temperature environments, the A4408 is ideal for underhood applications.

Enable inputs to the A4408 include a logic-level (ENB) and two high-voltage (ENBAT1 and ENBAT2) inputs. The A4408 provides flexibility by including a TRACK pin to set the reference of the tracking regulator to either the 5 V or the 3.3 V output, so the A4408 can be adapted across multiple platforms with different sensors and supply rails. The MODE pin selects the NPOR undervoltage threshold for the V5 and V5P outputs.

Diagnostic outputs from the A4408 include a power-on-reset output (NPOR). POK5V indicates the status of the 5 V and 5 V protected LDOs. Fault Flag 0 (FF0) and Fault Flag 1 (FF1) retain the last fault to reset the microcontroller. Dual bandgaps, one for regulation and one for fault checking, improve long-term reliability of the A4408.

The A4408 contains a watchdog timer that can be programmed to accept a wide range of clock frequencies ( $WD_{ADJ}$ ). The watchdog timer has a fixed activation delay to accommodate processor startup. The watchdog timer has an enable/disable pin (active low,  $WD_{ENn}$ ) to facilitate initial factory programming or field reflash programming.

Protection features include under- and overvoltage lockout on all four CPU supply rails. In case of a shorted output, all linear regulators feature foldback overcurrent protection. In addition,

Continued on next page...



Figure 1: A4408 Simplified Block Diagram

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### FEATURES AND BENEFITS (continued)

- FF0, FF1 Fault Flags—last microcontroller RESET indicators
- Slew rate control pin helps reduce EMI/EMC
- Frequency dithering helps reduce EMI/EMC
- Overvoltage and undervoltage protection for all four CPU supply rails
- Pin-to-pin and pin-to-ground tolerant at every pin
- Thermal shutdown protection
- -40°C to 150°C junction temperature range

### **DESCRIPTION** (continued)

the V5P output is protected from a short-to-battery event. Both switching regulators include pulse-by-pulse current limit, hiccup mode short-circuit protection, LX short-circuit protection, missing asynchronous diode protection (VREG), and thermal shutdown.

The A4408 is supplied in a low profile (1.2 mm maximum height) 38-lead eTSSOP package (suffix "LV") with exposed thermal pad.

### **SELECTION GUIDE**

| Part Number  | Package                        | Packing <sup>[1]</sup>      | Lead Frame     |
|--------------|--------------------------------|-----------------------------|----------------|
| A4408KLVTR-T | 38-pin eTSSOP with thermal pad | 4000 pieces per 7-inch reel | 100% matte tin |



#### **SPECIFICATIONS**

#### ABSOLUTE MAXIMUM RATINGS [2]

| Characteristic            | Symbol              | Notes                                         | Rating                         | Unit |
|---------------------------|---------------------|-----------------------------------------------|--------------------------------|------|
| VIN                       | V <sub>VIN</sub>    |                                               | -0.3 to 40                     | V    |
| ENBAT1, ENBAT2            |                     | With current limiting resistor <sup>[3]</sup> | -13 to 40                      | V    |
|                           | V <sub>ENBATx</sub> |                                               | -0.3 to 8                      | V    |
|                           | I <sub>ENBATx</sub> |                                               | ±75                            | mA   |
|                           |                     |                                               | -0.3 to V <sub>VIN</sub> + 0.3 | V    |
| LX1, SLEW                 |                     | t < 250 ns                                    | -1.5                           | V    |
|                           |                     | t < 50 ns                                     | V <sub>VIN</sub> + 3 V         | V    |
| VCP, CP1, CP2             |                     |                                               | -0.3 to 50                     | V    |
| V5P                       | V <sub>V5P</sub>    | Independent of V <sub>VIN</sub>               | -1 to 40                       | V    |
| All other pins            |                     |                                               | -0.3 to 7                      | V    |
| Junction Temperature      | T <sub>J</sub>      |                                               | -40 to 150                     | °C   |
| Storage Temperature Range | T <sub>stg</sub>    |                                               | -40 to 150                     | °C   |

<sup>[2]</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability

<sup>[3]</sup> The higher ENBAT1 and ENBAT2 ratings (-13 V and 40 V) are measured at node "A" in the following circuit configuration:



### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic                         | Symbol          | Test Conditions [4]    | Value | Unit |
|----------------------------------------|-----------------|------------------------|-------|------|
| Junction to Ambient Thermal Resistance | $R_{\theta JA}$ | eTSSOP-38 (LV) Package | 30    | °C/W |

<sup>[4]</sup> Additional thermal information available on the Allegro website.



<sup>[1]</sup> Contact Allegro for additional packing options.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

#### Table of Contents

|                                                           |      | Table of Contents                                                                    |     |
|-----------------------------------------------------------|------|--------------------------------------------------------------------------------------|-----|
| Features and Benefits                                     | 1    | Startup and Shutdown Sequences                                                       | 23  |
| Description                                               | 1    | Fault Reporting (NPOR, MODE, POK5V)                                                  | 24  |
| Applications                                              | 1    | Fault Flags (FF0, FF1)                                                               | 24  |
| Package                                                   | 1    | Startup and Shutdown Logic Table                                                     | 25  |
| Simplified Block Diagram                                  | 1    | Summary of Fault Mode Operation Table                                                | 26  |
| Selection Guide                                           | 2    | Timing Diagrams                                                                      | 28  |
| Absolute Maximum Ratings                                  | 2    | Design and Component Selection                                                       | 37  |
| Thermal Characteristics                                   | 2    | PWM Switching Frequency (R <sub>FSET</sub> )                                         | 37  |
| Functional Block Diagram / Typical Schematic              | ; 4  | Charge Pump Capacitors                                                               | 37  |
| Pinout Diagram and Terminal List Table                    | 6    | Pre-Regulator Output Inductor (L1)                                                   | 37  |
| Electrical Characteristics                                | 7    | Pre-Regulator Output Capacitance                                                     | 37  |
| Buck And Buck-Boost Pre-Regulator Specification           | ns 7 | Pre-Regulator Ceramic Input Capacitance                                              | 38  |
| Adjustable Synchronous Buck Regulator                     | 10   | Pre-Regulator Asynchronous Diode (D1)                                                | 38  |
| Linear Regulator (LDO)                                    | 12   | Pre-Regulator Boost MOSFET (Q1)                                                      | 38  |
| Control Inputs                                            | 13   | Pre-Regulator Boost Diode (D2)                                                       | 38  |
| Diagnostic Outputs                                        | 15   | Pre-Regulator Soft-Start and Hiccup Timing (C <sub>SS1</sub>                         | )38 |
| Watchdog Timer (WDT)                                      | 18   | Pre-Regulator Compensation (R <sub>Z1</sub> , C <sub>Z1</sub> , C <sub>P1</sub> )    | 39  |
| Functional Description                                    | 19   | Synchronous Buck Component Selection                                                 | 40  |
| Overview                                                  | 19   | Setting the Output Voltage (R <sub>FB1</sub> and R <sub>FB2</sub> )                  | 40  |
| Buck-Boost Pre-Regulator (VREG)                           | 19   | Synchronous Buck Output Inductor (L2)                                                | 40  |
| Adjustable Sync. Buck Regulator (1V25/ADJ)                | 20   | Synchronous Buck Output Capacitance                                                  | 40  |
| Low-Dropout Linear Regulators (LDOs)                      | 21   | Synchronous Buck Compensation (R <sub>Z2</sub> , C <sub>Z2</sub> , C <sub>P2</sub> ) | 41  |
| Tracking Input (TRACK)                                    | 21   | Synchronous Buck Soft-Start and Hiccup Timing                                        | 41  |
| Watchdog Timer (WDT)                                      | 21   | Linear Regulators                                                                    | 42  |
| Dual Bandgaps (BG <sub>VREG</sub> , BG <sub>FAULT</sub> ) | 22   | Internal Bias (V <sub>CC</sub> )                                                     | 42  |
| Adjustable Frequency and Sync. (FSET/SYNC)                | 22   | Signal Pins (NPOR, POK5V, FF0, FF1)                                                  | 42  |
| Frequency Dithering and LX1 Slew Rate Control             | 22   | RC Snubber Calculations (R <sub>SNUBx</sub> , C <sub>SNUBx</sub> )                   | 43  |
| Enable Inputs (ENB, ENBAT)                                | 23   | PCB Layout Recommendations                                                           | 45  |
| Bias Supply (V <sub>CC</sub> )                            | 23   | Input/Output Structures                                                              | 53  |
| Charge Pump (VCP, CP1, CP2)                               | 23   | Package Outline Drawing                                                              | 54  |
|                                                           |      |                                                                                      |     |





Figure 2: Functional Block Diagram/Typical Schematic

Buck-Boost Mode (f<sub>OSC</sub> = 2 MHz)

[1] For optimal no-load operation.





Figure 3: Functional Block Diagram Modifications for Buck Only Mode, f<sub>OSC</sub> = 2 MHz



Figure 4: Thermal Derating for Buck-Boost Operation Down to 3 V



# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1



Package LV, 38-Pin eTSSOP Pinout Diagram

### **Terminal List Table**

| Number | Name           | Function                                                                                                                                                                                                                                                                                                                              |
|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | VCP            | Charge pump reservoir capacitor                                                                                                                                                                                                                                                                                                       |
| 2, 3   | VIN            | Input voltage                                                                                                                                                                                                                                                                                                                         |
| 4, 9   | GND            | Ground                                                                                                                                                                                                                                                                                                                                |
| 5      | MODE           | Sets UV threshold for V5/V5P in NPOR logic. MODE pin does not affect POK5V threshold. GND/low–NPOR $_{\rm UV}$ is set high at V $_{\rm V5x(UV,L1)}$ . Open/high–NPOR $_{\rm UV}$ is set low at V $_{\rm V5x(UV,L2)}$ .                                                                                                                |
| 6      | VCC            | Internal voltage regulator bypass capacitor pin                                                                                                                                                                                                                                                                                       |
| 7      | SS1            | Soft-start programming pin for buck-boost pre-regulator                                                                                                                                                                                                                                                                               |
| 8      | COMP1          | Error amplifier compensation network pin for buck-boost pre-regulator                                                                                                                                                                                                                                                                 |
| 10     | TRACK          | Tracking control: Open/High – V5P tracks 3V3, GND/Low – V5P tracks V5                                                                                                                                                                                                                                                                 |
| 11     | NPOR           | Active-low, open-drain regulator fault detection output                                                                                                                                                                                                                                                                               |
| 12     | POK5V          | Power OK output indicating when either V5 or V5P rail is undervoltage (UV). POK5V <sub>UV</sub> threshold is always at V <sub>V5x(POK,L)</sub> .                                                                                                                                                                                      |
| 13, 14 | FF0, FF1       | Open-drain, latched Fault Flag (FFx) outputs indicate last type of fault to reset microcontroller. FF0 and FF1 bits are only valid if NPOR has first transitioned high. FF0 and FF1 latches are reset when all A4408 enable inputs are low and soft-start voltages have decayed below reset thresholds. See Table 2 for more details. |
| 15     | FSET/<br>SYNC  | Frequency setting and synchronization input                                                                                                                                                                                                                                                                                           |
| 16     | ENBAT1         | Ignition enable input from key/switch via 1 kΩ of resistance                                                                                                                                                                                                                                                                          |
| 17     | ENBAT2         | Ignition enable input from key/switch via 1 kΩ of resistance                                                                                                                                                                                                                                                                          |
| 18     | ENB            | Logic enable input from microcontroller                                                                                                                                                                                                                                                                                               |
| 19     | 3V3            | 3.3 V regulator output                                                                                                                                                                                                                                                                                                                |
| 20     | WDIN           | Watchdog refresh input (rising edge triggered) from microcontroller or DSP                                                                                                                                                                                                                                                            |
| 21     | WDADJ          | Watchdog wait/delay time is programmed by connecting $R_{\mbox{\scriptsize ADJ}}$ from this pin to ground                                                                                                                                                                                                                             |
| 22     | WDENn          | Watchdog enable pin: Open/Low – WD is enabled, High – WD is disabled                                                                                                                                                                                                                                                                  |
| 23     | V5P            | 5 V tracking/protected regulator output                                                                                                                                                                                                                                                                                               |
| 24     | SS2            | Soft-start programming pin for adjustable synchronous buck regulator                                                                                                                                                                                                                                                                  |
| 25     | 1V25/<br>FBadj | Feedback pin for 1.25 V (or adjustable) synchronous buck regulator                                                                                                                                                                                                                                                                    |
| 26     | COMP2          | Error amplifier compensation network pin for 1.25 V synchronous regulator                                                                                                                                                                                                                                                             |
| 27, 28 | PGND           | Power ground for adjustable synchronous regulator and its gate driver                                                                                                                                                                                                                                                                 |
| 29, 30 | LX2            | Switching node for adjustable synchronous buck regulator                                                                                                                                                                                                                                                                              |
| 31     | V5             | 5 V regulator output                                                                                                                                                                                                                                                                                                                  |
| 32     | VREG           | Output of buck-boost and input for LDOs and adjustable synchronous buck regulator                                                                                                                                                                                                                                                     |
| 33     | LG             | Boost gate drive output for buck-boost pre-regulator                                                                                                                                                                                                                                                                                  |
| 34     | SLEW           | Slew rate adjustment for rise time of LX1                                                                                                                                                                                                                                                                                             |
| 35, 36 | LX1            | Switching node for buck-boost pre-regulator                                                                                                                                                                                                                                                                                           |
| 37, 38 | CP1, CP2       | Charge pump capacitor connections                                                                                                                                                                                                                                                                                                     |
| _      | PAD            | Exposed thermal pad                                                                                                                                                                                                                                                                                                                   |



# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### ELECTRICAL CHARACTERISTICS - BUCK AND BUCK-BOOST PRE-REGULATOR [1]:

Valid at 3.6 V<sup>[2]</sup> < V<sub>VIN</sub> < 36 V,  $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified.

| Characteristic                  | Symbol                  | Test Conditions                                                                                                                                                                                          | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| GENERAL SPECIFICATIONS          | '                       |                                                                                                                                                                                                          |      | ,    |      |      |
| On and fine department of the   | V <sub>VIN</sub>        | After V <sub>VIN</sub> > V <sub>VIN(START)</sub> , and V <sub>ENB</sub> > 2 V or V <sub>ENBATX</sub> > 3.5 V, Buck-Boost Mode                                                                            | 2.8  | 13.5 | 36   | V    |
| Operating Input Voltage         | VVIN                    | After $V_{VIN}$ > $V_{VIN(START)}$ , and $V_{ENB}$ > 2 V or $V_{ENBATx}$ > 3.5 V, Buck Mode                                                                                                              | 5.7  | 13.5 | 36   | V    |
| VIN UVLO START Voltage          | V <sub>VIN(START)</sub> | V <sub>VIN</sub> rising                                                                                                                                                                                  | 5.1  | 5.4  | 5.7  | V    |
| VIN UVLO STOP Voltage           | V <sub>VIN(STOP)</sub>  | V <sub>VIN</sub> falling                                                                                                                                                                                 | 2.53 | 2.64 | 2.78 | V    |
| VIN UVLO Hysteresis             | V <sub>VIN(HYS)</sub>   | V <sub>VIN(START)</sub> - V <sub>VIN(STOP)</sub>                                                                                                                                                         | _    | 2.7  | _    | V    |
| Supply Quiescent Current [1]    | IQ                      | $V_{VIN}$ = 13.5 V, $V_{ENBATx} \ge 3.6$ V or $V_{ENB} \ge 2$ V, $V_{VREG}$ = 5.6 V (no PWM)                                                                                                             | _    | 13   | _    | mA   |
| Supply Quiescent Gunent 19      | I <sub>Q(SLEEP)</sub>   | $V_{VIN}$ = 13.5 V, $V_{ENBATx} \le$ 2.2 V and $V_{ENB} \le$ 0.8 V                                                                                                                                       | _    | _    | 10   | μΑ   |
| PWM SWITCHING FREQUENCY         | AND DITHERII            | NG                                                                                                                                                                                                       |      |      |      |      |
|                                 |                         | $R_{FSET} = 8.66 \text{ k}\Omega$                                                                                                                                                                        | 1.8  | 2.0  | 2.2  | MHz  |
| Oscillator Frequency            | f <sub>osc</sub>        | R <sub>FSET</sub> = 19.1 kΩ <sup>[3]</sup>                                                                                                                                                               | _    | 1.0  | _    | MHz  |
|                                 |                         | $R_{FSET} = 52.3 \text{ k}\Omega$ [3]                                                                                                                                                                    | 343  | 400  | 457  | kHz  |
|                                 | f <sub>SW</sub>         | $V_{VREG} > 2.7 \text{ V}, V_{VIN} \text{ rising, } f_{OSC} \rightarrow f_{OSC}/2$                                                                                                                       | 18.7 | 19.5 | 20.3 | V    |
| PWM Switching Frequency         |                         | $V_{REG}$ > 2.7 V, $V_{VIN}$ falling, $f_{OSC}/2 \rightarrow f_{OSC}$                                                                                                                                    | _    | 18.5 | _    | V    |
| Foldback Thresholds             |                         | $V_{REG}$ > 2.7 V, $V_{VIN}$ rising, $f_{OSC}/2 \rightarrow f_{OSC}$                                                                                                                                     | _    | 7.5  | _    | V    |
|                                 |                         | $V_{REG}$ > 2.7 V, $V_{VIN}$ falling, $f_{OSC} \rightarrow f_{OSC}/2$                                                                                                                                    | 6.7  | 7.0  | 7.4  | V    |
| Frequency Dithering             | Δf <sub>OSC</sub>       | As a percent of f <sub>OSC</sub>                                                                                                                                                                         | _    | ±12  | _    | %    |
| Dither/Slew Start Threshold     | V <sub>IN(DS,ON)</sub>  |                                                                                                                                                                                                          | 8.5  | 9.0  | 9.5  | V    |
| Dither/Slew Stop Threshold      | V <sub>IN(DS,OFF)</sub> |                                                                                                                                                                                                          | 7.8  | 8.3  | 8.8  | V    |
| VIN Dithering/Slew Hysteresis   | V <sub>IN(DS,HYS)</sub> |                                                                                                                                                                                                          | _    | 700  | -    | mV   |
| CHARGE PUMP (VCP)               |                         |                                                                                                                                                                                                          |      |      |      |      |
| Output Valtage                  | V                       | $V_{VCP} - V_{VIN}$ , $V_{VIN} = 13.5$ V, $V_{VREG} = 5.5$ V, $I_{VCP} = 6.5$ mA, $V_{COMP1} = V_{COMP2} = 0$ V, $V_{ENB} = 3.3$ V                                                                       | 4.1  | 6.6  | _    | V    |
| Output Voltage                  | V <sub>VCP</sub>        | $\begin{aligned} &V_{VCP} - V_{VIN},  V_{VIN} = 6.5  \text{V},  V_{VREG} = 5.5  \text{V}, \\ &I_{VCP} = 6.5  \text{mA},  V_{COMP1} = V_{COMP2} = 0  \text{V}, \\ &V_{ENB} = 3.3  \text{V} \end{aligned}$ | 3.6  | 4.4  | _    | V    |
| Switching Frequency             | f <sub>SW(CP)</sub>     |                                                                                                                                                                                                          | _    | 65   | _    | kHz  |
| VCC PIN VOLTAGE                 |                         |                                                                                                                                                                                                          |      |      |      |      |
| Output Voltage                  | V <sub>VCC</sub>        | V <sub>VREG</sub> = 5.35 V                                                                                                                                                                               | _    | 4.65 | _    | V    |
| THERMAL PROTECTION              |                         |                                                                                                                                                                                                          |      |      |      |      |
| Thermal Shutdown Threshold [3]  | T <sub>TSD</sub>        | T <sub>J</sub> rising                                                                                                                                                                                    | 155  | 170  | 185  | °C   |
| Thermal Shutdown Hysteresis [3] | T <sub>HYS</sub>        |                                                                                                                                                                                                          | _    | 20   | _    | °C   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions V<sub>VIN</sub> > V<sub>VIN(START)</sub> and V<sub>VCP</sub> - V<sub>VIN</sub> > V<sub>CP(UV,H)</sub> and V<sub>VREG</sub> > V<sub>VREG(UV,H)</sub> are satisfied before V<sub>VIN</sub> is reduced.

<sup>[3]</sup> Ensured by design and characterization, not production tested.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

## ELECTRICAL CHARACTERISTICS – BUCK AND BUCK-BOOST PRE-REGULATOR (continued) [1]: Valid at 3.6 $V^{[2]} < V_{VIN} < 36 V$ , –40°C $< T_A = T_J < 150$ °C, unless otherwise specified.

| Characteristic                   | Symbol                    | Test Conditions                                                                                                                                                                                                                         | Min. | Тур. | Max. | Unit |
|----------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| OUTPUT VOLTAGE SPECIFICATION     | NS                        |                                                                                                                                                                                                                                         |      |      |      |      |
| Buck Output Voltage – Regulating | V <sub>VREG</sub>         | V <sub>VIN</sub> = 13.5 V, ENB = 1, 0.1 A < I <sub>VREG</sub> < 1.25 A                                                                                                                                                                  | 5.25 | 5.35 | 5.45 | V    |
| PULSE-WIDTH MODULATION (PW       |                           |                                                                                                                                                                                                                                         |      |      |      |      |
| PWM Ramp Offset                  | V <sub>PWM1OFFS</sub>     | V <sub>COMP1</sub> for 0% duty cycle                                                                                                                                                                                                    | _    | 400  | _    | mV   |
| LV1 Picing Slow Pote Control [3] | 1. V4                     | $V_{VIN}$ = 13.5 V, 10% to 90%, $I_{VREG}$ = 1 A, $R_{SLEW}$ = 22.1 k $\Omega$                                                                                                                                                          | _    | 0.9  | _    | V/ns |
| LX1 Rising Slew Rate Control [3] | LX1 <sub>RISE</sub>       | $V_{VIN}$ = 13.5 V, 10% to 90%, $I_{VREG}$ = 1 A, $R_{SLEW}$ = 150 k $\Omega$                                                                                                                                                           | -    | 0.3  | _    | V/ns |
| LX1 Falling Slew Rate [3]        | LX1 <sub>FALL</sub>       | V <sub>VIN</sub> = 13.5 V, 90% to 10%, I <sub>VREG</sub> = 1 A                                                                                                                                                                          | _    | 1.5  | _    | V/ns |
| Buck Minimum On-Time             | t <sub>ON(MIN,BUCK)</sub> |                                                                                                                                                                                                                                         | _    | 85   | 160  | ns   |
| Buck Maximum Duty Cycle          | D <sub>MAX(BUCK)</sub>    |                                                                                                                                                                                                                                         | _    | 100  | _    | %    |
| Boost Duty Cycle (LG Pin)        | D <sub>MIN(BST)</sub> [3] | After V <sub>VIN</sub> > V <sub>VIN(START)</sub> , V <sub>VIN</sub> = 6.5 V                                                                                                                                                             | _    | 20   | _    | %    |
| Boost Duty Cycle (LG Pill)       | D <sub>MAX(BST)</sub>     | After V <sub>VIN</sub> > V <sub>VIN(START)</sub> , V <sub>VIN</sub> = 3.5 V                                                                                                                                                             | 53   | 61   | 66   | %    |
| COMP1 to LX1 Current Gain        | gm <sub>POWER1</sub>      |                                                                                                                                                                                                                                         | _    | 4.5  | _    | A/V  |
| Slope Compensation [3]           | 9                         | f <sub>OSC</sub> = 2 MHz                                                                                                                                                                                                                | 1.04 | 1.48 | 1.92 | A/µs |
| Slope Compensation 193           | S <sub>E1</sub>           | f <sub>OSC</sub> = 400 kHz                                                                                                                                                                                                              | 0.22 | 0.33 | 0.44 | A/µs |
| INTERNAL MOSFET                  |                           |                                                                                                                                                                                                                                         |      |      |      |      |
|                                  |                           | $V_{VIN} = 13.5 \text{ V}, T_J = -40^{\circ}\text{C}^{[3]}, I_{DS} = 0.1 \text{ A}$                                                                                                                                                     | _    | 50   | 65   | mΩ   |
| MOSFET On-Resistance             | R <sub>DSon</sub>         | $V_{VIN}$ = 13.5 V, $T_J$ = 25°C [4], $I_{DS}$ = 0.1 A                                                                                                                                                                                  | _    | 75   | 90   | mΩ   |
|                                  |                           | $V_{VIN} = 13.5 \text{ V}, T_{J} = 150^{\circ}\text{C}, I_{DS} = 0.1 \text{ A}$                                                                                                                                                         | _    | 150  | 180  | mΩ   |
| MOSFET Leakage                   |                           | $V_{ENBATx} \le 2.2 \text{ V} \text{ and } V_{ENB} \le 0.8 \text{ V}, V_{LX1} = 0 \text{ V}, V_{VIN} = 16 \text{ V}, -40^{\circ}\text{C} < T_{J} < 85^{\circ}\text{C}^{[4]}$                                                            | -    | _    | 10   | μA   |
| INIOSFET Leakage                 | I <sub>FET(LKG)</sub>     | $V_{ENBATx} \le 2.2 \text{ V} \text{ and } V_{ENB} \le 0.8 \text{ V}, V_{LX1} = 0 \text{ V}, V_{VIN} = 16 \text{ V}, -40^{\circ}\text{C} < T_{J} < 150^{\circ}\text{C}$                                                                 | -    | 50   | 150  | μΑ   |
| ERROR AMPLIFIER                  |                           |                                                                                                                                                                                                                                         |      |      |      |      |
| Open-Loop Voltage Gain [3]       | A <sub>VOL1</sub>         |                                                                                                                                                                                                                                         | _    | 60   | _    | dB   |
| Transconductance                 | am                        | V <sub>SS1</sub> = 750 mV                                                                                                                                                                                                               | 550  | 750  | 950  | μA/V |
| Transconductance                 | gm <sub>EA1</sub>         | V <sub>SS1</sub> = 500 mV                                                                                                                                                                                                               | 275  | 375  | 500  | μA/V |
| Output Current                   | I <sub>EA1</sub>          |                                                                                                                                                                                                                                         |      | ±75  | _    | μA   |
| Maximum Output Voltage           | V <sub>EA1VO(max)</sub>   |                                                                                                                                                                                                                                         | 1.3  | 1.7  | 2.1  | V    |
| Minimum Output Voltage           | V <sub>EA1VO(min)</sub>   |                                                                                                                                                                                                                                         | _    | -    | 300  | mV   |
| COMP1 Pull-Down Resistance       | R <sub>COMP1</sub>        | $\begin{aligned} & \text{HICCUP1} = 1 \text{ or FAULT1} = 1 \text{ or V}_{\text{ENBATx}} \leq 2.2 \text{ V} \\ & \text{and V}_{\text{ENB}} \leq 0.8 \text{ V, latched until V}_{\text{SS1}} < \text{V}_{\text{SS1(RST)}} \end{aligned}$ | -    | 1    | _    | kΩ   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

<sup>[3]</sup> Ensured by design and characterization, not production tested.

<sup>[4]</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

# ELECTRICAL CHARACTERISTICS – BUCK AND BUCK-BOOST PRE-REGULATOR (continued) [1]: Valid at 3.6V < $V_{VIN}$ < 36 $V^{[2]}$ , –40°C < $T_A$ = $T_J$ < 150°C, unless otherwise specified.

| Characteristic                  | Symbol                     | Test Conditions                                                                                                             | Min. | Тур.                | Max. | Unit          |
|---------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---------------|
| BOOST MOSFET (LG) GATE DRIVE    | R                          |                                                                                                                             |      |                     |      |               |
| LG High Output Voltage          | V <sub>LG(ON)</sub>        | V <sub>VIN</sub> = 6 V, V <sub>VREG</sub> = 5.35 V                                                                          | 4.6  | -                   | 5.5  | V             |
| LG Low Output Voltage           | V <sub>LG(OFF)</sub>       | V <sub>VIN</sub> = 13.5 V, V <sub>VREG</sub> = 5.35 V                                                                       | _    | 0.2                 | 0.4  | V             |
| LG Source Current [1]           | I <sub>LG(ON)</sub>        | V <sub>VIN</sub> = 6 V, V <sub>VREG</sub> = 5.35 V, V <sub>LG</sub> = 1 V                                                   | _    | -300                | -    | mA            |
| LG Sink Current [1]             | I <sub>LG(OFF)</sub>       | V <sub>VIN</sub> = 13.5 V, V <sub>VREG</sub> = 5.35 V, V <sub>LG</sub> = 1 V                                                | _    | 150                 | _    | mA            |
| SOFT-START                      |                            |                                                                                                                             |      |                     |      |               |
| SS1 Offset Voltage              | V <sub>SS1(OFFS)</sub>     | V <sub>SS1</sub> rising due to I <sub>SS1(SU)</sub>                                                                         | _    | 400                 | _    | mV            |
| SS1 Fault/Hiccup Reset Voltage  | V <sub>SS1(RST)</sub>      | $V_{SS1}$ falling due to HICCUP1 = 1 or FAULT1 = 1 or $V_{ENBATx} \le 2.2$ V and $V_{ENB} \le 0.8$ V                        | 140  | 200                 | 275  | mV            |
| SS1 Startup (Source) Current    | I <sub>SS1(SU)</sub>       | V <sub>SS1</sub> = 1 V, HICCUP1 = FAULT1 = 0                                                                                | -10  | -20                 | -30  | μA            |
| SS1 Hiccup (Sink) Current       | I <sub>SS1(HIC)</sub>      | V <sub>SS1</sub> = 0.5 V, HICCUP1 = 1                                                                                       | 5    | 10                  | 15   | μA            |
| SS1 Delay Time [3]              | t <sub>SS1(DLY)</sub>      | C <sub>SS1</sub> = 22 nF                                                                                                    | _    | 440                 | -    | μs            |
| SS1 Ramp Time [3]               | t <sub>SS1</sub>           | C <sub>SS1</sub> = 22 nF                                                                                                    | _    | 880                 | -    | μs            |
| SS1 Pull-Down Resistance        | R <sub>PD(SS1)</sub>       | FAULT1 = 1 or IC disabled, latched until V <sub>SS1</sub> < V <sub>SS1(RST)</sub>                                           | -    | 3                   | -    | kΩ            |
|                                 | £                          | $0 \text{ V} < \text{V}_{\text{VREG}} < 1.3 \text{ V}_{\text{TYP}}, \text{V}_{\text{COMP1}} = \text{V}_{\text{EA1VO(max)}}$ | _    | f <sub>OSC</sub> /8 | _    | _             |
| SS1 PWM Frequency Foldback      |                            | $0 \text{ V} < V_{\text{VREG}} < 1.3 \text{ V}_{\text{TYP}}, \text{ V}_{\text{COMP1}} < \text{V}_{\text{EA1VO(max)}}$       | _    | f <sub>OSC</sub> /4 | _    | _             |
| 3311 WWITTEQUEITCY FOIDBACK     | f <sub>SW1(SS)</sub>       | 1.3 V <sub>TYP</sub> < V <sub>VREG</sub> < 2.7 V <sub>TYP</sub>                                                             | _    | f <sub>OSC</sub> /2 | _    | _             |
|                                 |                            | V <sub>VREG</sub> > 2.7 V <sub>TYP</sub>                                                                                    | _    | f <sub>OSC</sub>    | _    | _             |
| HICCUP MODE                     |                            |                                                                                                                             |      |                     |      |               |
| Hiccup1 OCP PWM Counts          |                            | $V_{SS1} > V_{HIC1(EN)}, V_{VREG} < 1.3 V_{TYP}, V_{COMP1} = V_{EA1VO(max)}$                                                | -    | 30                  | _    | PWM<br>cycles |
| I HICCUPT OCF PYVIVI COUNTS     | t <sub>HIC1(OCP)</sub>     | $V_{SS1} > V_{HIC1(EN)}, V_{VREG} > 1.3 V_{TYP}, V_{COMP1} = V_{EA1VO(max)}$                                                | -    | 120                 | -    | PWM<br>cycles |
| CURRENT PROTECTIONS             |                            |                                                                                                                             |      |                     |      |               |
| Pulse by Pulse Current Limit    |                            | $V_{VIN} < 7.0 \text{ V}, t_{ON} = t_{ON(MIN)}$                                                                             | 4.1  | 4.6                 | 5.1  | А             |
| Pulse-by-Pulse Current Limit    | I <sub>LIM1(ton,min)</sub> | $V_{VIN} > 7.0 \text{ V}, t_{ON} = t_{ON(MIN)}$                                                                             | 2.5  | 2.8                 | 3.3  | Α             |
| LX1 Short-Circuit Current Limit | I <sub>LIM(LX1)</sub>      | Latched fault                                                                                                               | 6.0  | 7.0                 | _    | А             |
| MISSING ASYNCHRONOUS DIODE      | (D1) PROTE                 | CTION                                                                                                                       |      |                     |      |               |
| Detection Level                 | V <sub>D(OPEN)</sub>       |                                                                                                                             | -1.9 | -1.5                | -1.0 | V             |
| Time Filtering [3]              | t <sub>D(OPEN)</sub>       |                                                                                                                             | 50   | _                   | 250  | ns            |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

<sup>[3]</sup> Ensured by design and characterization, not production tested.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### ELECTRICAL CHARACTERISTICS - ADJUSTABLE SYNCHRONOUS BUCK REGULATOR [1]:

Valid at 3.6 V  $^{[2]}$  < V<sub>VIN</sub> < 36 V, -40°C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified.

| Characteristic                         | Symbol                  | Test Conditions                                                                                                                                                                                                                                                       | Min. | Тур. | Max. | Unit |
|----------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| FEEDBACK REFERENCE VOLTAGE             | <u></u>                 | '                                                                                                                                                                                                                                                                     |      |      |      |      |
| Feedback Voltage Accuracy              | V <sub>1V25/FBadj</sub> | 50 mA < I <sub>1V25</sub> < 700 mA                                                                                                                                                                                                                                    | 1.23 | 1.25 | 1.27 | V    |
| PULSE-WIDTH MODULATION (PWM            |                         |                                                                                                                                                                                                                                                                       |      |      |      |      |
| PWM Ramp Offset                        | V <sub>PWM2(OFFS)</sub> | V <sub>COMP2</sub> for 0% duty cycle                                                                                                                                                                                                                                  | -    | 350  | -    | mV   |
| High-Side MOSFET Minimum On-Time       | t <sub>ON(MIN)</sub>    |                                                                                                                                                                                                                                                                       | _    | 65   | 105  | ns   |
| High-Side MOSFET Minimum Off-Time      | t <sub>OFF(MIN)</sub>   | Does not include total gate driver non-overlap time, t <sub>NO</sub>                                                                                                                                                                                                  | -    | 100  | 125  | ns   |
| Gate Driver Non-Overlap Time [3]       | t <sub>NO</sub>         |                                                                                                                                                                                                                                                                       | -    | 15   | _    | ns   |
| COMP2 to LX2 Current Gain              | gm <sub>POWER2</sub>    |                                                                                                                                                                                                                                                                       | -    | 3.7  | -    | A/V  |
| Slope Compensation [3]                 | c                       | f <sub>OSC</sub> = 2 MHz                                                                                                                                                                                                                                              | 0.45 | 0.63 | 0.81 | A/µs |
| Slope Compensation (9)                 | S <sub>E2</sub>         | f <sub>OSC</sub> = 400 kHz                                                                                                                                                                                                                                            | 0.12 | 0.14 | 0.19 | A/µs |
| INTERNAL MOSFETS                       |                         |                                                                                                                                                                                                                                                                       |      |      |      |      |
| High-Side MOSFET On-Resistance         | D                       | T <sub>A</sub> = 25°C <sup>[4]</sup> , I <sub>DS</sub> = 100 mA                                                                                                                                                                                                       | -    | 200  | 235  | mΩ   |
| night-side MOSFET Off-Resistance       | R <sub>DSon(HS)</sub>   | I <sub>DS</sub> = 100 mA                                                                                                                                                                                                                                              | -    | ı    | 400  | mΩ   |
| LX2 Node Rise/Fall Time [3]            | t <sub>R/F(LX2)</sub>   | V <sub>VREG</sub> = 5.5 V                                                                                                                                                                                                                                             | -    | 12   | _    | ns   |
| Llimb Cida MOCETT Laglagea [2]         |                         | $V_{ENBATx} \le 2.2 \text{ V} \text{ and } V_{ENB} \le 0.8 \text{ V}, V_{LX2} = 0 \text{ V}, V_{VREG} = 5.5 \text{ V}, -40^{\circ}\text{C} < T_{J} < 85^{\circ}\text{C}$ [4]                                                                                          | -    | -    | 2    | μΑ   |
| High-Side MOSFET Leakage [2]           | I <sub>DSS(HS)</sub>    | $V_{\text{ENBATx}} \le 2.2 \text{ V} \text{ and } V_{\text{ENB}} \le 0.8 \text{ V}, V_{\text{LX2}} = 0 \text{ V}, \\ V_{\text{VREG}} = 5.5 \text{ V}, -40^{\circ}\text{C} < T_{\text{J}} < 150^{\circ}\text{C}$                                                       | -    | 3    | 15   | μΑ   |
| Low Side MOSEET On Desigtance          | В                       | T <sub>A</sub> = 25°C <sup>[4]</sup> , I <sub>DS</sub> = 100 mA                                                                                                                                                                                                       | -    | 55   | 65   | mΩ   |
| Low-Side MOSFET On-Resistance          | R <sub>DSon(LS)</sub>   | I <sub>DS</sub> = 100 mA                                                                                                                                                                                                                                              | _    | -    | 110  | mΩ   |
| Law Cida MOCETT Laskage [2]            |                         | $V_{\text{ENBATx}} \le 2.2 \text{ V} \text{ and } V_{\text{ENB}} \le 0.8 \text{ V}, V_{\text{LX2}} = 5.5 \text{ V}, -40^{\circ}\text{C} < T_{\text{J}} < 85^{\circ}\text{C}$ [4]                                                                                      | -    | -    | 1    | μA   |
| Low-Side MOSFET Leakage <sup>[2]</sup> | I <sub>DSS (LS)</sub>   | $V_{\text{ENBATx}} \le 2.2 \text{ V} \text{ and } V_{\text{ENB}} \le 0.8 \text{ V}, V_{\text{LX2}} = 5.5 \text{ V}, \\ -40^{\circ}\text{C} < T_{\text{J}} < 150^{\circ}\text{C}$                                                                                      | -    | 8    | 25   | μΑ   |
| ERROR AMPLIFIER                        |                         |                                                                                                                                                                                                                                                                       |      |      |      |      |
| Feedback Input Bias Current [2]        | I <sub>1V25/FBAdj</sub> | $V_{COMP2}$ = 0.8 V, $V_{FB(ADJ)}$ regulated so that $I_{COMP2}$ = 0 A                                                                                                                                                                                                | -    | -150 | -350 | nA   |
| Open-Loop Voltage Gain [3]             | A <sub>VOL2</sub>       |                                                                                                                                                                                                                                                                       | -    | 60   | _    | dB   |
| Transconductance                       | am                      | I <sub>COMP2</sub> = 0 μA, V <sub>SS2</sub> > 500 mV                                                                                                                                                                                                                  | 515  | 900  | 1350 | μA/V |
| Transconductance                       | gm <sub>EA2</sub>       | 0 V < V <sub>SS2</sub> < 500 mV                                                                                                                                                                                                                                       | _    | 250  | _    | μA/V |
| Source and Sink Current                | I <sub>EA2</sub>        | V <sub>COMP2</sub> = 1.5 V                                                                                                                                                                                                                                            | -    | ±50  | -    | μΑ   |
| Maximum Output Voltage                 | V <sub>EA2VO(max)</sub> |                                                                                                                                                                                                                                                                       | 1.00 | 1.25 | 1.50 | V    |
| Minimum Output Voltage                 | V <sub>EA2VO(min)</sub> |                                                                                                                                                                                                                                                                       | _    | _    | 150  | mV   |
| COMP2 Pull-Down Resistance             | R <sub>COMP2</sub>      | $\begin{aligned} & \text{HICCUP2} = 1 \text{ or FAULT2} = 1 \text{ or} \\ & \text{V}_{\text{ENBAT}_{\text{X}}} \leq 2.2 \text{ V} \text{ and V}_{\text{ENB}} \leq 0.8 \text{ V, latched until} \\ & \text{V}_{\text{SS2}} < \text{V}_{\text{SS2(RST)}} \end{aligned}$ | -    | 1.5  | -    | kΩ   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

<sup>[3]</sup> Ensured by design and characterization, not production tested.

<sup>[4]</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

# ELECTRICAL CHARACTERISTICS – ADJUSTABLE SYNCHRONOUS BUCK REGULATOR [1] (continued): Valid at 3.6 V [2] < V<sub>VIN</sub> < 36 V, $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified.

| Characteristic                                     | Symbol                 | Test Conditions                                                                                                       | Min. | Тур.                | Max. | Unit          |
|----------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---------------|
| SOFT-START                                         | ·                      |                                                                                                                       |      |                     |      |               |
| SS2 Offset Voltage                                 | V <sub>SS2(OFFS)</sub> | V <sub>SS2</sub> rising due to I <sub>SS2(SU)</sub>                                                                   | 120  | 200                 | 270  | mV            |
| SS2 Fault/Hiccup Reset Voltage                     | V <sub>SS2(RST)</sub>  | $V_{SS2}$ falling due to HICCUP2 = 1 or FAULT2 = 1 or $V_{ENBATx} \le 2.2 \text{ V}$ and $V_{ENB} \le 0.8 \text{ V}$  | -    | 100                 | 120  | mV            |
| SS2 Startup (Source) Current                       | I <sub>SS2(SU)</sub>   | V <sub>SS2</sub> = 1 V, HICCUP2 = FAULT2 = 0                                                                          | -10  | -20                 | -30  | μA            |
| SS2 Hiccup (Sink) Current                          | I <sub>SS2(HIC)</sub>  | V <sub>SS2</sub> = 0.5 V, HICCUP2 = 1                                                                                 | 5    | 10                  | 20   | μA            |
| SS2 to V <sub>1V25</sub> Delay Time <sup>[3]</sup> | t <sub>SS2(DLY)</sub>  | C <sub>SS2</sub> = 10 nF                                                                                              | _    | 100                 | _    | μs            |
| V <sub>1V25</sub> Ramp Time <sup>[3]</sup>         | t <sub>SS2</sub>       | C <sub>SS2</sub> = 10 nF                                                                                              | _    | 625                 | _    | μs            |
| SS2 Pull-Down Resistance                           | R <sub>PD(SS2)</sub>   | FAULT2 = 1 or $V_{ENBATx} \le 2.2 \text{ V}$ and $V_{ENB} \le 0.8 \text{ V}$ , latched until $V_{SS2} < V_{SS2(RST)}$ | -    | 2                   | -    | kΩ            |
|                                                    | f <sub>SW2(SS)</sub>   | V <sub>1V25/FBadj</sub> < 450 mV <sub>TYP</sub>                                                                       | _    | f <sub>OSC</sub> /4 | _    | _             |
| SS2 PWM Frequency Foldback                         |                        | $450 \text{ mV}_{\text{TYP}} < \text{V}_{\text{1V25/FBadj}} < 780 \text{ mV}_{\text{TYP}}$                            | _    | f <sub>OSC</sub> /2 | _    | _             |
|                                                    |                        | $V_{1V25/FBadj} > 780 \text{ mV}_{TYP}$                                                                               | _    | f <sub>OSC</sub>    | _    | _             |
| HICCUP MODE                                        |                        |                                                                                                                       |      |                     |      |               |
| Hiccup2 OCP Enable Threshold                       | V <sub>HIC2(EN)</sub>  | V <sub>SS2</sub> rising                                                                                               | _    | 2.3                 | _    | V             |
| History OCD Counts                                 |                        | $V_{SS2} > V_{HIC2(EN)}, V_{1V25/FBadj} < 450 \text{ mV}_{TYP}$                                                       | -    | 30                  | -    | PWM<br>cycles |
| Hiccup2 OCP Counts                                 | t <sub>HIC2(OCP)</sub> | $V_{SS2} > V_{HIC2(EN)}, V_{1V25/FBadj} > 450 \text{ mV}_{TYP}$                                                       | -    | 120                 | -    | PWM<br>cycles |
| CURRENT PROTECTIONS                                |                        |                                                                                                                       |      |                     |      |               |
| High-Side MOSFET Pulse-by-Pulse<br>Current Limit   | I <sub>LIM2(5%)</sub>  | Duty cycle = 5%                                                                                                       | 1.8  | 2.1                 | 2.7  | А             |
| Low-Side MOSFET Reverse<br>Current Limit           | I <sub>LIM2(LS)</sub>  |                                                                                                                       | _    | 500                 | _    | mA            |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

<sup>[3]</sup> Ensured by design and characterization, not production tested.

<sup>[4]</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### ELECTRICAL CHARACTERISTICS - V5 and V5P LINEAR REGULATOR (LDO) [1]:

Valid at 3.6 V<sup>[2]</sup> < V<sub>VIN</sub> < 36 V,  $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150 $^{\circ}$ C, unless otherwise specified.

| Characteristic                                                      | Symbol                                            | Test Conditions                                                                                                                                                                                                                                                                                                                            | Min. | Тур.  | Max. | Unit |
|---------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| V5 AND V5P LINEAR REGULATOR                                         | २ऽ                                                |                                                                                                                                                                                                                                                                                                                                            |      |       |      |      |
| V5 Accuracy and Load Regulation                                     | $V_{V5}$                                          | 10 mA < I <sub>V5</sub> < 325 mA, V <sub>VREG</sub> = 5.25 V                                                                                                                                                                                                                                                                               | 4.9  | 5.0   | 5.1  | V    |
| V5 Output Capacitance [3]                                           | C <sub>OUT(V5)</sub>                              |                                                                                                                                                                                                                                                                                                                                            | 1.0  | _     | 22   | μF   |
| V5P Accuracy and Load Regulation                                    | V <sub>V5P</sub>                                  | 10 mA < I <sub>V5P</sub> < 115 mA, V <sub>VREG</sub> = 5.25 V                                                                                                                                                                                                                                                                              | 4.9  | 5.0   | 5.1  | V    |
| V5P Output Capacitance [3]                                          | C <sub>OUT(V5P)</sub>                             |                                                                                                                                                                                                                                                                                                                                            | 1.5  | 2.2   | 4.1  | μF   |
| V5 and V5P Minimum Output<br>Voltage, Buck Only Mode <sup>[3]</sup> | V <sub>V5x(MIN1)</sub><br>(5.5 V <sub>BAT</sub> ) | $\begin{aligned} & V_{VCP} = 8.60 \; V, TRACK = 1,  I_{V5} = 265 \; mA, \\ & I_{V5P} = 35 \; mA,  I_{3V3} = 75 \; mA,  I_{1V25} = 250 \; mA \\ & 1) \; T_A = 150 \; ^{\circC},  V_{VIN} = 5.26 \; V,  V_{VREG} = 5.14 \; V \\ & 2) \; T_A = -40 \; ^{\circC} \; ^{ 3 },  V_{VIN} = 5.04 \; V,  V_{VREG} = 4.97 \; V \end{aligned}$         | 4.82 | -     | _    | V    |
|                                                                     | $V_{V5x(MIN2)}$ (4.5 $V_{BAT}$ )                  | $\begin{array}{l} \rm V_{VCP} = 7.70 \; V, \; TRACK = 1, \; I_{V5} = 265 \; mA, \\ I_{V5P} = 35 \; mA, \; I_{3V3} = 75 \; mA, \; I_{1V25} = 250 \; mA \\ 1) \; T_A = 150 ^{\circ} C, \; V_{VIN} = 4.26 \; V, \; V_{VREG} = 4.14 \; V \\ 2) \; T_A = -40 ^{\circ} C \; ^{[3]}, \; V_{VIN} = 4.04 \; V, \; V_{VREG} = 3.97 \; V \end{array}$ | 3.65 | _     | _    | V    |
| V5 and V5P Minimum Output<br>Voltage, Buck-Boost Mode [3][4]        | V <sub>V5x(MIN3)</sub>                            | $V_{VIN}$ = 2.8 V, $V_{VREG}$ = 5.25 V, $V_{VCP}$ ≥ 7.5 V, TRACK = 1, $I_{V5}$ = 310 mA, $I_{V5P}$ = 110 mA, $I_{3V3}$ = 100 mA, $I_{1V25}$ = 500 mA                                                                                                                                                                                       | 4.82 | 4.90  | _    | V    |
| V5P TRACKING                                                        |                                                   |                                                                                                                                                                                                                                                                                                                                            |      |       |      |      |
| V5P/3V3 Tracking Ratio                                              |                                                   | $V_{V5P} \div V_{3V3}$                                                                                                                                                                                                                                                                                                                     | 1.48 | 1.515 | 1.55 | _    |
| V5P/3V3 Tracking Accuracy                                           | TRACK <sub>3V3</sub>                              | $3 \text{ V} < \text{V}_{3\text{V}3} < 3.3 \text{ V}, \text{TRACK} = 1,$<br>$\text{I}_{3\text{V}3} = \text{I}_{\text{V5P}} = 75 \text{ mA}$                                                                                                                                                                                                | -2   | _     | 2    | %    |
| V5P/V5 Tracking Accuracy                                            | TRACK <sub>V5</sub>                               | $3.5 \text{ V} < \text{V}_{V5} < 5.0 \text{ V}, \text{TRACK} = 0,$<br>$\text{I}_{V5P} = \text{I}_{V5} = 75 \text{ mA}$                                                                                                                                                                                                                     | -100 | _     | 100  | mV   |
| V5P OVERCURRENT PROTECTIO                                           | N                                                 |                                                                                                                                                                                                                                                                                                                                            |      |       |      |      |
| V5P Current Limit [1]                                               | I <sub>LIM(V5P)</sub>                             | V <sub>V5P</sub> = 5 V                                                                                                                                                                                                                                                                                                                     | -210 | -285  | -    | mA   |
| V5P Foldback Current [1]                                            | I <sub>FBK(V5P)</sub>                             | V <sub>V5P</sub> = 0 V                                                                                                                                                                                                                                                                                                                     | -30  | -60   | -90  | mA   |
| V5 OVERCURRENT PROTECTION                                           | ı                                                 |                                                                                                                                                                                                                                                                                                                                            |      |       |      |      |
| V5 Current Limit [1]                                                | I <sub>LIM(V5)</sub>                              | V <sub>V5</sub> = 5 V                                                                                                                                                                                                                                                                                                                      | -350 | -500  | _    | mA   |
| V5 Foldback Current [1]                                             | I <sub>FBK(V5)</sub>                              | V <sub>V5</sub> = 0 V                                                                                                                                                                                                                                                                                                                      | -40  | -75   | -180 | mA   |
| V5P AND V5 STARTUP TIMING                                           |                                                   |                                                                                                                                                                                                                                                                                                                                            |      |       |      |      |
| V5P Startup Time [3]                                                | t <sub>SU(V5P)</sub>                              | $C_{V5P} \le 2.9 \ \mu F$ , Load = 45 $\Omega \pm 5\%$ (110 mA)                                                                                                                                                                                                                                                                            | _    | 175   | 565  | μs   |
| V5 Startup Time [3]                                                 | t <sub>SU(V5)</sub>                               | $C_{V5} \le 2.9 \ \mu F$ , Load = 16 $\Omega \pm 5\%$ (310 mA)                                                                                                                                                                                                                                                                             | _    | 150   | 530  | μs   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

<sup>[3]</sup> Ensured by design and characterization, not production tested.
[4] See B/B schematic, CP helper circuit required when V<sub>VIN</sub> < 6 V.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### ELECTRICAL CHARACTERISTICS – 3V3 LDO and CONTROL INPUTS [1]:

Valid at 3.6 V  $^{[2]}$  < V $_{VIN}$  < 36 V, -40°C < T $_{A}$  = T $_{J}$  < 150°C, unless otherwise specified.

| Characteristic                   | Symbol                                            | Test Conditions                                                                                                                                                                                                                                                                                                  | Min. | Тур. | Max. | Unit |
|----------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| 3V3 LINEAR REGULATORS            |                                                   |                                                                                                                                                                                                                                                                                                                  |      |      |      |      |
| 3V3 Accuracy and Load Regulation | V <sub>3V3</sub>                                  | 10 mA < I <sub>3V3</sub> < 165 mA, V <sub>VREG</sub> = 5.25 V                                                                                                                                                                                                                                                    | 3.23 | 3.30 | 3.37 | V    |
| 3V3 Output Capacitance [3]       | C <sub>OUT(3V3)</sub>                             |                                                                                                                                                                                                                                                                                                                  | 1.0  | _    | 22   | μF   |
| 3V3 Minimum Output Voltage, Buck | V <sub>3V3(MIN1)</sub><br>(5.5 V <sub>BAT</sub> ) | $V_{VCP}$ = 8.80 V, TRACK = 1, $I_{V5}$ = 265 mA, $I_{V5P}$ = 35 mA, $I_{3V3}$ = 75 mA, $I_{1V25}$ = 250 mA<br>1) $T_A$ = 150°C, $V_{VIN}$ = 5.26 V, $V_{VREG}$ = 5.14 V<br>2) $T_A$ = -40°C [3], $V_{VIN}$ = 5.04 V, $V_{VREG}$ = 4.97 V                                                                        | 3.23 | 3.30 | -    | V    |
| Only Mode [3]                    | V <sub>3V3(MIN2)</sub><br>(4.5 V <sub>BAT</sub> ) | $\begin{array}{l} \rm V_{VCP} = 6.80 \ V, TRACK = 1, I_{V5} = 265 \ mA, \\ I_{V5P} = 35 \ mA, I_{3V3} = 75 \ mA, I_{1V25} = 250 \ mA \\ 1) \ T_A = 150 \ ^{\circ}C, \ V_{VIN} = 4.26 \ V, \ V_{VREG} = 4.14 \ V \\ 2) \ T_A = -40 \ ^{\circ}C \ ^{[3]}, \ V_{VIN} = 4.04 \ V, \ V_{VREG} = 3.97 \ V \end{array}$ | 3.20 | _    | _    | V    |
| 3V3 OVERCURRENT PROTECTIO        | N                                                 |                                                                                                                                                                                                                                                                                                                  |      |      |      |      |
| 3V3 Current Limit [1]            | I <sub>LIM(3V3)</sub>                             | V <sub>3V3</sub> = 3.3 V                                                                                                                                                                                                                                                                                         | -185 | -260 | _    | mA   |
| 3V3 Foldback Current [1]         | I <sub>FBK(3V3)</sub>                             | V <sub>3V3</sub> = 0 V                                                                                                                                                                                                                                                                                           | -15  | -40  | -65  | mA   |
| 3V3 STARTUP TIMING               |                                                   |                                                                                                                                                                                                                                                                                                                  |      |      |      |      |
| 3V3 Startup Time [3]             | t <sub>SU(3V3)</sub>                              | $C_{3V3} \le 2.9 \ \mu\text{F}, \ \text{Load} = 33 \ \Omega \ \pm 5\% \ (100 \ \text{mA})$                                                                                                                                                                                                                       | _    | 170  | 550  | μs   |
| IGNITION ENABLE (ENBAT1 AND      | ENBAT2) INPL                                      | JTS                                                                                                                                                                                                                                                                                                              |      |      |      |      |
| ENBAT1, ENBAT2 Thresholds        | V <sub>ENBATx(H)</sub>                            | V <sub>ENBATx</sub> rising                                                                                                                                                                                                                                                                                       | 2.9  | 3.3  | 3.5  | V    |
| ENDATT, ENDATZ THESHOIDS         | $V_{ENBATx(L)}$                                   | V <sub>ENBATx</sub> falling                                                                                                                                                                                                                                                                                      | 2.2  | 2.6  | 2.9  | V    |
| ENBAT1, ENBAT2 Hysteresis        | V <sub>ENBATx(HYS)</sub>                          | $V_{ENBATx(H)} - V_{ENBATx(L)}$                                                                                                                                                                                                                                                                                  | _    | 700  | _    | mV   |
| ENBAT1, ENBAT2 Bias Current [2]  | 1                                                 | $T_J = 25^{\circ}C$ [4], $V_{ENBATx} = 3.51 \text{ V}$                                                                                                                                                                                                                                                           | _    | 28   | 45   | μA   |
| ENDATT, ENDATZ BIAS CUITETI (4)  | I <sub>ENBATx(BIAS)</sub>                         | T <sub>J</sub> = 150°C, V <sub>ENBATx</sub> = 3.51 V                                                                                                                                                                                                                                                             | _    | 35   | 55   | μA   |
| ENBAT1, ENBAT2 Resistance        | R <sub>ENBATx</sub>                               | V <sub>ENBATx</sub> < 1.2 V                                                                                                                                                                                                                                                                                      | _    | 650  | _    | kΩ   |
| LOGIC ENABLE (ENB) INPUT         |                                                   |                                                                                                                                                                                                                                                                                                                  |      |      |      |      |
| ENB Thresholds                   | $V_{ENB(H)}$                                      | V <sub>ENB</sub> rising                                                                                                                                                                                                                                                                                          | _    | _    | 2.0  | V    |
| LIND THESHOUS                    | $V_{ENB(L)}$                                      | V <sub>ENB</sub> falling                                                                                                                                                                                                                                                                                         | 0.8  | _    | _    | V    |
| ENB Bias Current [1]             | I <sub>ENB(IN)</sub>                              | V <sub>ENB</sub> = 3.3 V                                                                                                                                                                                                                                                                                         | _    | _    | 175  | μA   |
| ENB Resistance                   | R <sub>ENB</sub>                                  | V <sub>ENB</sub> = 0.8 V                                                                                                                                                                                                                                                                                         | _    | 60   | -    | kΩ   |
| ENB/ENBATX FILTER/DEGLITCH       |                                                   |                                                                                                                                                                                                                                                                                                                  |      |      |      |      |
| Enable Filter/Deglitch Time      | t <sub>dEN(FILT)</sub>                            |                                                                                                                                                                                                                                                                                                                  | 10   | 15   | 20   | μs   |
| ENB/ENBATX SHUTDOWN DELA         |                                                   |                                                                                                                                                                                                                                                                                                                  |      |      |      |      |
| LDO Shutdown Delay               | t <sub>dLDO(OFF)</sub>                            | Measure t <sub>dLDO(OFF)</sub> from the falling edge of ENB and ENBAT1 and ENBAT2 to time when all LDOs begin to decay                                                                                                                                                                                           | 15   | 50   | 100  | μs   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

<sup>[3]</sup> Ensured by design and characterization, not production tested.

<sup>[4]</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### ELECTRICAL CHARACTERISTICS – 3V3 LDO and CONTROL INPUTS [1] (continued):

Valid at 3.6 V $^{[2]}$  < V $^{[N]}$  < 36 V, -40°C < T $^{[N]}$  = T $^{[N]}$  < 150°C, unless otherwise specified.

| Characteristic                                          | Symbol                                     | Test Conditions                                 | Min. | Тур. | Max. | Unit |
|---------------------------------------------------------|--------------------------------------------|-------------------------------------------------|------|------|------|------|
| TRACK AND MODE INPUTS                                   |                                            |                                                 |      |      |      |      |
| TRACK and MODE Thresholds                               | $V_{TH,}V_{MH}$                            | V <sub>TRACK</sub> or V <sub>MODE</sub> rising  | _    | _    | 2.0  | V    |
| TRACK and MODE Thresholds                               | $V_{TL,}V_{ML}$                            | V <sub>TRACK</sub> or V <sub>MODE</sub> falling | 0.8  | _    | _    | V    |
| TRACK and MODE Bias Current [1]                         | I <sub>BTRACK,</sub><br>I <sub>BMODE</sub> |                                                 | _    | -50  | -    | μΑ   |
| FSET/SYNC INPUT                                         |                                            |                                                 |      |      |      |      |
| FSET/SYNC Pin Voltage                                   | V <sub>FSET/SYNC</sub>                     | No external SYNC signal                         | _    | 800  | _    | mV   |
| FSET/SYNC Open Circuit<br>(Undercurrent) Detection Time | t <sub>FSET/SYNC(UC)</sub>                 | PWM switching disabled upon detection           | _    | 3    | _    | μs   |
| FSET/SYNC Short Circuit<br>(Overcurrent) Detection Time | t <sub>FSET/SYNC(OC)</sub>                 | PWM switching disabled upon detection           | -    | 3    | _    | μs   |
| Sync. Minimum Frequency                                 | f <sub>SYNC(MIN)</sub>                     |                                                 | 250  | _    | _    | kHz  |
| Sync. High Threshold                                    | V <sub>SYNC(IH)</sub>                      | V <sub>SYNC</sub> rising                        | _    | _    | 2.0  | V    |
| Sync. Low Threshold                                     | V <sub>SYNC(IL)</sub>                      | V <sub>SYNC</sub> falling                       | 0.5  | _    | _    | V    |
| Sync. Input Duty Cycle                                  | DC <sub>SYNC</sub>                         |                                                 | _    | _    | 80   | %    |
| Sync. Input Pulse Width                                 | t <sub>wSYNC</sub>                         |                                                 | 200  | _    | -    | ns   |
| Sync. Input Transition Times [3]                        | t <sub>tSYNC</sub>                         |                                                 | _    | 10   | 15   | ns   |
| SLEW INPUT                                              |                                            |                                                 |      |      |      |      |
| SLEW Pin Operating Voltage                              | V <sub>SLEW</sub>                          |                                                 | _    | 800  | _    | mV   |
| SLEW Open Circuit (Undercurrent) Detection Time         | t <sub>SLEW(UC)</sub>                      | PWM latched off if open                         | -    | 3    | -    | μs   |
| SLEW Short Circuit (Overcurrent) Detection Time         | t <sub>SLEW(OC)</sub>                      | PWM latched off if shorted                      | _    | 3    | _    | μs   |
| SLEW Bias Current [1]                                   | I <sub>SLEW</sub>                          |                                                 | _    | -100 | _    | nA   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced. [3] Ensured by design and characterization, not production tested.

<sup>[4]</sup> Specifications at 25°C or 85°C are guaranteed by design and characterization, not production tested.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

## ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS [1]: Valid at 3.6 V [2] < V<sub>IN</sub> < 36 V, $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified.

| Characteristic                  | Symbol                    | Test Conditions                                           |      | Тур. | Max. | Unit |
|---------------------------------|---------------------------|-----------------------------------------------------------|------|------|------|------|
| NPOR OV/UV PROTECTION THRE      | SHOLDS                    |                                                           |      |      |      |      |
| V5 OV Thresholds                | V <sub>V5(OV,H)</sub>     | V <sub>V5</sub> rising                                    | 5.15 | 5.33 | 5.50 | V    |
| V5 OV Tillesholds               | V <sub>V5(OV,L)</sub>     | V <sub>V5</sub> falling                                   | _    | 5.30 | -    | V    |
| V5 OV Hysteresis                | V <sub>V5(OV,HYS)</sub>   | $V_{V5(OV,H)} - V_{V5(OV,L)}$                             | 15   | 30   | 50   | mV   |
|                                 | V <sub>V5(UV,H)</sub>     | V <sub>V5</sub> rising, independent of the MODE pin       | _    | 4.68 | _    | V    |
| V5 UV Thresholds                | V <sub>V5(UV,L1)</sub>    | $V_{V5}$ falling, $V_{MODE} = 0 V$ or GND                 | 4.50 | 4.65 | 4.80 | V    |
|                                 | V <sub>V5(UV,L2)</sub>    | V <sub>V5</sub> falling, V <sub>MODE</sub> = 5 V or open  | 3.00 | 3.13 | 3.27 | V    |
| V5P Output Disconnect Threshold | V <sub>V5P(DISC)</sub>    | V <sub>V5P</sub> rising                                   | _    | 7.2  | -    | V    |
| V5P OV Thresholds               | V <sub>V5P(OV,H)</sub>    | V <sub>V5P</sub> rising                                   | 5.15 | 5.35 | 5.50 | V    |
| VSP OV Tillesholds              | V <sub>V5P(OV,L)</sub>    | V <sub>V5P</sub> falling                                  | _    | 5.29 | -    | V    |
| V5P OV Hysteresis               | V <sub>V5P(OV,HYS)</sub>  | $V_{V5P(OV,H)} - V_{V5P(OV,L)}$                           | 45   | 60   | 75   | mV   |
|                                 | V <sub>V5P(UV,H)</sub>    | V <sub>V5</sub> rising, independent of the MODE pin       | _    | 4.68 | _    | V    |
| V5P UV Thresholds               | V <sub>VP5(UV,L1)</sub>   | V <sub>V5P</sub> falling, V <sub>MODE</sub> = 0 V or GND  | 4.50 | 4.65 | 4.80 | V    |
|                                 | V <sub>V5P(UV,L2)</sub>   | V <sub>V5P</sub> falling, V <sub>MODE</sub> = 5 V or open | 3.00 | 3.13 | 3.27 | V    |
| 3V3 OV Thresholds               | V <sub>3V3(OV,H)</sub>    | V <sub>3V3</sub> rising                                   | 3.41 | 3.52 | 3.60 | V    |
| 3V3 OV Tillesholds              | V <sub>3V3(OV,L)</sub>    | V <sub>3V3</sub> falling                                  | _    | 3.48 | -    | V    |
| 3V3 OV Hysteresis               | V <sub>3V3(OV,HYS)</sub>  | $V_{3V3(OV,H)} - V_{3V3(OV,L)}$                           | 25   | 35   | 50   | mV   |
| 2)/2       / Thurshalds         | V <sub>3V3(UV,H)</sub>    | V <sub>3V3</sub> rising                                   | _    | 3.12 | _    | V    |
| 3V3 UV Thresholds               | V <sub>3V3(UV,L)</sub>    | V <sub>3V3</sub> falling                                  | 2.97 | 3.07 | 3.17 | V    |
| 3V3 UV Hysteresis               | V <sub>3V3(UV,HYS)</sub>  | $V_{3V3(UV,H)} - V_{3V3(UV,L)}$                           | 40   | 50   | 60   | mV   |
| AVOC/ED add OV/ Through ald a   | V <sub>1V25(OV,H)</sub>   | V <sub>1V25/FBadj</sub> rising                            | 1.29 | 1.32 | 1.35 | V    |
| 1V25/FBadj OV Thresholds        | V <sub>1V25(OV,L)</sub>   | V <sub>1V25/FBadj</sub> falling                           | _    | 1.30 | _    | V    |
| 1V25/FBadj OV Hysteresis        | V <sub>3V3(OV,HYS)</sub>  | V <sub>1V25(OV,H)</sub> - V <sub>1V25(OV,L)</sub>         | 15   | 22   | 30   | mV   |
| 1\/2F/FDadi LI\/ Thrashalda     | V <sub>1V25(UV,H)</sub>   | V <sub>1V25</sub> rising, triggers LDOs on                | _    | 1.20 | _    | V    |
| 1V25/FBadj UV Thresholds        | V <sub>1V25(UV,L)</sub>   | V <sub>1V25</sub> falling                                 | 1.15 | 1.18 | 1.21 | V    |
| 1V25/FBadj UV Hysteresis        | V <sub>1V25(UV,HYS)</sub> | V <sub>1V25(UV,H)</sub> - V <sub>1V25(UV,L)</sub>         | 10   | 17   | 25   | mV   |

<sup>[1]</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

## ELECTRICAL CHARACTERISTICS – DIAGNOSTIC OUTPUTS (continued) [1]: Valid at 3.6 V[2] < V<sub>IN</sub> < 36 V, $-40^{\circ}$ C < T<sub>A</sub> = T<sub>J</sub> < 150°C, unless otherwise specified.

| Characteristic                   | Symbol                  | Symbol Test Conditions                                                                           |      | Тур. | Max. | Unit |
|----------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
| NPOR OV DELAY TIME (First silico | on will shut dow        | n if an OV is detected)                                                                          |      |      |      |      |
| Overvoltage Detection Delay      | t <sub>dOV</sub>        | V5P, V5, 3V3, and 1V25/FBadj over voltage detection delay time                                   | 6.40 | 8.00 | 9.60 | ms   |
| NPOR TURN-ON AND TURN-OFF        | DELAYS                  |                                                                                                  |      |      |      |      |
| NPOR Turn-On Delay               | t <sub>dNPOR(ON)</sub>  |                                                                                                  | 12   | 15   | 18   | ms   |
| NPOR Turn-Off Propagation Delay  | t <sub>dNPOR(OFF)</sub> | ENB and ENBAT1 and ENBAT2 low to NPOR low                                                        | _    | 15   | 23   | μs   |
| NPOR OUTPUT VOLTAGES             | ·                       |                                                                                                  |      |      |      |      |
| NIDOD Outrot Lavy Valtage        |                         | ENB or ENBAT1 or ENBAT2 high,<br>$V_{VIN} \ge 2.5 \text{ V}$ , $I_{NPOR} = 4 \text{ mA}$         | -    | 150  | 400  | mV   |
| NPOR Output Low Voltage          | V <sub>NPOR(L)</sub>    | ENB or ENBAT1 or ENBAT2 high,<br>V <sub>VIN</sub> = 1.5 V, I <sub>NPOR</sub> = 2 mA              | -    | -    | 800  | mV   |
| NPOR Leakage Current [1]         | I <sub>NPOR(LKG)</sub>  | V <sub>NPOR</sub> = 3.3 V                                                                        | _    | _    | 2    | μA   |
| NPOR AND POK5V UV FILTERING      | /DEGLITCH               |                                                                                                  |      |      |      |      |
| UV Filter/Deglitch Times         | t <sub>dFILT</sub>      | Applies to undervoltage of 3V3, 1V25/FBadj, V5, and V5P voltages                                 | 10   | 15   | 20   | μs   |
| POK5V UV PROTECTION THRESH       | IOLDS                   |                                                                                                  |      | `    |      |      |
| V5 and V5P Rising Thresholds     | V <sub>V5x(POK,H)</sub> | $V_{V5}$ or $V_{V5P}$ rising, independent of the MODE pin                                        | -    | 4.68 | _    | V    |
| V5 and V5P Falling Thresholds    | V <sub>V5x(POK,L)</sub> | $V_{V5}$ or $V_{V5P}$ falling, independent of the MODE pin                                       | 4.50 | 4.65 | 4.80 | V    |
| POK5V OUTPUT VOLTAGES            |                         |                                                                                                  |      | `    | ,    |      |
| POK5V Output Voltage             |                         | ENB = 1 or ENBAT1 = 1 or ENBAT2 = 1,<br>$V_{VIN} \ge 2.5 \text{ V}$ , $I_{POK5V} = 4 \text{ mA}$ | _    | 150  | 400  | mV   |
|                                  | V <sub>POK5V(L)</sub>   | ENB = 1 or ENBAT1 = 1, ENBAT2 = 1,<br>V <sub>VIN</sub> = 1.5 V, I <sub>POK5V</sub> = 2 mA        | -    | _    | 800  | mV   |
| POK5V Leakage Current            | I <sub>POK5V(LKG)</sub> | V <sub>POK5V</sub> = 3.3 V                                                                       | _    | _    | 2    | μA   |

<sup>[1]</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).





<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

## Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### ELECTRICAL CHARACTERISTICS - DIAGNOSTIC OUTPUTS (continued) [1]:

Valid at 3.6 V  $^{[2]}$  < V $_{IN}$  < 36 V, -40°C < T $_{A}$  = T $_{J}$  < 150°C, unless otherwise specified.

| Characteristic                                                     | Symbol                    | Test Conditions                                     | Min. | Тур. | Max. | Unit |  |  |
|--------------------------------------------------------------------|---------------------------|-----------------------------------------------------|------|------|------|------|--|--|
| VREG, VCP, AND BG THRESHOLDS                                       |                           |                                                     |      |      |      |      |  |  |
| VREG OV Thresholds                                                 | V <sub>VREG(OV,H)</sub>   | V <sub>VREG</sub> rising, LX1 PWM disabled          | 5.50 | 5.65 | 5.90 | V    |  |  |
| VREG OV Tillesholds                                                | V <sub>VREG(OV,L)</sub>   | V <sub>VREG</sub> falling, LX1 PWM enabled          | _    | 5.55 | _    | V    |  |  |
| VREG OV Hysteresis                                                 | V <sub>REG(OV,HYS)</sub>  | $V_{VREG(OV,H)} - V_{VREG(OV,L)}$                   | -    | 100  | -    | mV   |  |  |
| VREG UV Thresholds                                                 | V <sub>VREG(UV,H)</sub>   | V <sub>VREG</sub> rising, triggers rise of SS2      | 4.14 | 4.38 | 4.62 | V    |  |  |
| VREG OV Tillesholds                                                | V <sub>VREG(UV,L)</sub>   | V <sub>VREG</sub> falling                           | -    | 4.28 | -    | V    |  |  |
| VREG UV Hysteresis                                                 | V <sub>VREG(UV,HYS)</sub> | $V_{VREG(UV,H)} - V_{VREG(UV,L)}$                   | -    | 100  | -    | mV   |  |  |
| VCP OV Thresholds                                                  | V <sub>VCP(OV,H)</sub>    | V <sub>VCP</sub> rising, latches all regulators off | 11.0 | 12.5 | 14.0 | V    |  |  |
| VCP UV Thresholds                                                  | V <sub>VCP(UV,H)</sub>    | V <sub>VCP</sub> rising, PWM enabled                | -    | 3.2  | _    | V    |  |  |
| VCP UV Inresnoids                                                  | V <sub>VCP(UV,L)</sub>    | V <sub>VCP</sub> falling, PWM disabled              | _    | 2.8  | _    | V    |  |  |
| VCP UV Hysteresis                                                  | V <sub>VCP(UV,HYS)</sub>  | $V_{VCP(UV,H)} - V_{VCP(UV,L)}$                     | _    | 400  | _    | mV   |  |  |
| BGREF and BGFAULT UV Thresholds [3]                                | V <sub>BGx(UV)</sub>      | V <sub>BGVREF</sub> or V <sub>BGFAULT</sub> rising  | 1.00 | 1.05 | 1.10 | V    |  |  |
| LAST MICROCONTROLLER (OR DSP) RESET STATE INDICATORS (FF0 AND FF1) |                           |                                                     |      |      |      |      |  |  |
| FF0, FF1 UV Detection Delay                                        | t <sub>dFFx(UV)</sub>     | NPOR↓ due to UV to FF0/FF1 latching                 | 0.8  | 1.0  | 1.2  | ms   |  |  |
| FF0, FF1 Output Voltage                                            | V <sub>FFx(LO)</sub>      | I <sub>FFx</sub> = 4 mA                             | _    | _    | 400  | mV   |  |  |
| FF0, FF1 Leakage Current [1]                                       | I <sub>FFx</sub>          | V <sub>FFx</sub> = 3.3 V                            | -    | _    | 1    | μA   |  |  |

<sup>[1]</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced. [3] Ensured by design and characterization, not production tested.

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

### ELECTRICAL CHARACTERISTICS - WATCHDOG TIMER (WDT) [1]:

Valid at 3.6 V  $^{[2]}$  < V $_{VIN}$  < 36 V, -40°C < T $_{A}$  = T $_{J}$  < 150°C, unless otherwise specified.

| Characteristic                            | Symbol                   | Test Conditions                                                             | Min. | Тур. | Max. | Unit |
|-------------------------------------------|--------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| WD ENABLE/ INPUT (WD <sub>ENn</sub> )     | '                        |                                                                             |      |      |      |      |
| MD Voltage Threeholds                     | V <sub>WDENn(LO)</sub>   | V <sub>WDENn</sub> falling, WDT enabled                                     | 0.8  | _    | _    | V    |
| WD <sub>ENn</sub> Voltage Thresholds      | V <sub>WDENn(HI)</sub>   | V <sub>WDENn</sub> rising, WDT disabled                                     | _    | _    | 2.0  | V    |
| WD <sub>ENn</sub> Input Resistance        | R <sub>WD(ENn)</sub>     |                                                                             | _    | 60   | _    | kΩ   |
| WD <sub>IN</sub> VOLTAGE THRESHOLDS AT    | ND CURRENT               |                                                                             |      |      |      |      |
| WD <sub>IN</sub> Input Voltage Thresholds | V <sub>WDIN(LO)</sub>    | V <sub>WDIN</sub> falling, WD <sub>ADJ</sub> pulled low by R <sub>ADJ</sub> | 0.8  | _    | _    | V    |
| WD <sub>IN</sub> Input Voltage Thresholds | V <sub>WDIN(HI)</sub>    | V <sub>WDIN</sub> rising, WD <sub>ADJ</sub> charging                        | _    | _    | 2.0  | V    |
| WD <sub>IN</sub> Input Current [1]        | I <sub>WDIN</sub>        | V <sub>WDIN</sub> = 5 V                                                     | -10  | ±1   | 10   | μA   |
| WD <sub>IN</sub> TIMING SPECIFICATIONS    |                          |                                                                             |      |      |      |      |
| WD <sub>IN</sub> Duty Cycle               | D <sub>WDIN</sub>        |                                                                             | 20   | 50   | 80   | %    |
| Watchdog Activation Delay                 | +                        | Default                                                                     | 120  | 140  | 160  | ms   |
| Watchdog Activation Delay                 | <sup>I</sup> dWD(START)  | Metal Option                                                                | 24   | 30   | 36   | ms   |
| WD PROGRAMMING (WD $_{ADJ}$ )             |                          |                                                                             |      |      |      |      |
| WD Timeout, Slow Clock                    |                          | $R_{ADJ} = 32.4 \text{ k}\Omega$                                            | 8.0  | 10   | 12   | ms   |
| WD Timeout, Slow Clock                    | t <sub>WD(TO,SLOW)</sub> | R <sub>ADJ</sub> = 324 kΩ                                                   | 80   | 100  | 120  | ms   |
| WD ONE-SHOT TIME                          |                          |                                                                             |      |      |      |      |
| WD Pulse Time after WD Fault              | t <sub>WD(FAULT)</sub>   |                                                                             | 1.6  | 2.0  | 2.4  | ms   |

<sup>[1]</sup> Negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).



<sup>[2]</sup> The lowest operating voltage is only valid if the conditions  $V_{VIN} > V_{VIN(START)}$  and  $V_{VCP} - V_{VIN} > V_{CP(UV,H)}$  and  $V_{VREG} > V_{VREG(UV,H)}$  are satisfied before  $V_{VIN}$  is reduced.

#### **FUNCTIONAL DESCRIPTION**

#### Overview

The A4408 is a power management IC designed for automotive applications. It contains a pre-regulator plus four DC post-regulators to create the voltages necessary for typical automotive applications such as electrical power steering and automatic transmission control.

The pre-regulator can be configured as a buck or buck-boost regulator. Buck-boost is required for applications that must work at extremely low battery voltages. This pre-regulator generates a fixed 5.35 V and can deliver up to 1 A to power the internal or external post-regulators. These post-regulators generate the various voltage levels for the end system.

The A4408 includes four internal post-regulators: three linear regulators and one adjustable output synchronous buck regulator. The synchronous buck regulator was designed to deliver  $1.25\ V/700\ mA$  but will produce higher voltages if a feedback resistor divider is used.

### **Buck-Boost Pre-Regulator (VREG)**

The pre-regulator incorporates an internal high-side buck switch and a boost switch gate driver. An external freewheeling Schottky diode and an LC filter are required to complete the buck converter. By adding a MOSFET and a Schottky diode, the boost configuration can maintain all outputs with input voltages as low as 2.8 V. The A4408 includes a compensation pin (COMP1) and a soft-start pin (SS1) for the pre-regulator.

The A4408 can maintain its outputs over a wide range of input voltages and slew rates. Actual boost performance is shown in Figure 5 and Figure 6 with voltages swinging between 2.9 and 18 V, and  $V_{VIN}$  slew rates ranging from 0.3 to 100V/ms.

The buck-boost pre-regulator provides protection and diagnostic functions.

- 1. Overvoltage protection
- 2. High voltage rating for load dump
- 3. Switch-node-to-ground short-circuit protection
- 4. Open freewheeling diode protection
- 5. Pulse-by-pulse current limit
- 6. Hiccup short circuit protection lab measurement shown in Figure 7 and detailed timing diagram shown in Figure 5



Figure 5: A4408 Buck-Boost operation at full load  $V_{VIN}$  slew rates ranging from 0.3 V/ms to 1.6 V/ms Typical of an automotive START/STOP waveform

 $V_{VIN(TYP)} = 12 \text{ V, } V_{VIN(MIN)} = 2.9 \text{ V, } 10 \text{ ms/DIV}$  CH1=VIN, CH2=VREG, CH3=V5, CH4=3V3, M1=1V25, M2=V5P



Figure 6: A4408 Buck-Boost operation at full load V<sub>VIN</sub> slew rates of 100 V/ms – V5P deviates less than 0.2%

 $V_{VIN(TYP)}$  = 12 V,  $V_{VIN(MIN)}$  = 4 V,  $V_{VIN(MAX)}$  = 18 V CH1=VIN, CH2=VREG, CH3=V5, CH4=V5P, 500 µs/DIV





Figure 7: Pre-Regulator Hiccup Mode Operation when VREG is Shorted to GND and C<sub>SS1</sub> = 22 nF

CH1=VREG, CH2=COMP1, CH3=SS1, CH4=IL1, 1 ms/DIV

For the pre-regulator, hiccup mode is enabled when PWM switching begins. If  $V_{VREG}$  is less than 1.3 V, the number of overcurrent pulses (OCP) is limited to only 30. If  $V_{VREG}$  is greater than 1.3 V, the number of OCP pulses is increased to 120 to accommodate the possibility of starting into a relatively high output capacitance.

# Adjustable Synchronous Buck Regulator (1V25/ADJ)

The A4408 integrates the high-side and low-side MOSFETs necessary for implementing an adjustable output synchronous buck regulator. The synchronous buck is optimized for  $1.25~V_{OUT}/700~mA_{DC}/1~A_{PEAK}$  but can produce higher output voltages if a feedback resistor divider is inserted between VOUT and the 1V25/FBadj pin. The synchronous buck's pulse-by-pulse current limit depends on duty cycle and switching frequency, as shown in Figure 8.

An internal current sense amplifier sources 80 to 100  $\mu$ A to the LX2 pin. At no load, this current will slowly charge the output capacitors and raise the output voltage. Therefore, the system must always sink at least 100  $\mu$ A, or a pull-down resistor (<2.49 k $\Omega$ ) should be used as shown in the Applications Schematic.

Protection and safety functions provided by the synchronous buck are:

- 1. Undervoltage detection
- 2. Overvoltage detection
- 3. Switch-node-to-ground short-circuit protection
- 4. Pulse-by-pulse current limit
- 5. Hiccup short-circuit protection; lab measurement shown in Figure 9 and detailed timing diagram shown in Figure 23



Figure 8: Synchronous Buck Pulse-by-Pulse Current Limit

The synchronous buck is powered by the 5.35 V pre-regulator output. An external LC filter is required to complete the synchronous buck regulator. The A4408 includes a compensation pin (COMP2) and a soft-start pin (SS2) for the synchronous buck.



Figure 9: Synchronous Buck Hiccup Mode Operation when 1V25 is Shorted to GND and  $C_{SS2}$  = 10 nF

CH1=1V25, CH2=COMP2, CH3=SS2, CH4=IL2, 500 μs/DIV

For the synchronous buck, hiccup mode is enabled when  $V_{SS2} = V_{HIC2(EN)}$  (1.2  $V_{TYP}$ ). If  $V_{1V25/FBadj}$  is less than 450 m $V_{TYP}$ , the number of overcurrent pulses (OCP) is limited to only 30. If  $V_{1V25/FBadj}$  is greater than 450 m $V_{TYP}$ , the number of OCP pulses is increased to 120 to accommodate the possibility of starting into a relatively high output capacitance.



## **Low-Dropout Linear Regulators (LDOs)**

The A4408 has three low-dropout linear regulators (LDOs), one 3.3 V/165 mA<sub>MAX</sub> (3V3), one 5 V/325 mA<sub>MAX</sub> (V5), and one high-voltage protected 5 V/115 mA<sub>MAX</sub> (V5P). The switching pre-regulator efficiently regulates the battery voltage to an intermediate value to power the LDOs. This pre-regulator topology reduces LDO power dissipation and junction temperature.

All linear regulators provide the following protection features:

- 1. Undervoltage and overvoltage detection
- 2. Current limit (ILIM) with foldback short-circuit protection (IFBK); see Figure 10

The protected 5 V regulator (V5P) includes protection against accidental short-circuit to the battery voltage. This makes this output most suitable for powering remote sensors or circuitry via a wiring harness where short-to-battery is possible.



Figure 10: Typical LDO Foldback Characteristics

### **Tracking Input (TRACK)**

The V5P LDO is a tracking regulator. It can be set to use either V5 or 3V3 as its reference by setting the TRACK input pin to a logic low or high. If the TRACK input is left unconnected, an internal current source will set the TRACK pin to a logic high.



Figure 11: The V5P reference is set by the TRACK input.

### Watchdog Timer (WDT)

The A4408 watchdog timer monitors the time between rising edges of a clock (i.e., the clock period) applied to the WD $_{\rm IN}$  pin. This clock should be generated by the primary microcontroller or DSP. A watchdog fault will occur if the time between rising edges is longer than the time set by the resistor (R $_{\rm ADJ}$ ) at the watchdog programming pin (WD $_{\rm ADJ}$ ). A watchdog fault will pulse NPOR low for two(FAULT) (typically 2 ms). The watchdog circuitry is shown in Figure 12.



Figure 12: Watchdog Timer Block Diagram

The watchdog time is programmable via the  $WD_{ADJ}$  pin according to the following equation:

$$R_{ADJ} = 3.240 \times t_{WD(TO,SLOW)}$$

where  $t_{WD(TO,SLOW)}$  is the longest expected clock period (in ms) and  $R_{ADJ}$  is the external resistor value (in  $k\Omega$ ) needed from the  $WD_{ADJ}$  pin to ground. A detailed watchdog timing diagram is shown in Figure 24.

The watchdog is enabled when two conditions are met:

- 1. The WD<sub>ENn</sub> pin is a logic low, and
- All the regulators (1V25/FBadj, 3V3, V5, and V5P) have been above their undervoltage thresholds for the watchdog start delay time, t<sub>dWD(START)</sub> (140 ms<sub>TYP</sub>).



The watchdog start delay allows the microcontroller or DSP to complete its initialization routines before delivering a clock to the  $WD_{IN}$  pin. A timing diagram documenting  $t_{dWD(START)}$  is shown in Figure 25.

After regulator startup, if the WD $_{\rm IN}$  clock is missing (i.e. stuck low or stuck high) for at least  $t_{\rm dWD(START)}+t_{\rm WD(TO,SLOW)}$  the A4408 will set NPOR, reset its counters, and repeat the watchdog startup delay. NPOR will periodically pulse low as long as no WDIN clock is applied. A timing diagram for the missing clock situation is shown in Figure 25.

## Dual Bandgaps (BG<sub>VREF</sub>, BG<sub>FAULT</sub>)

Dual bandgaps, or references, are implemented within the A4408. One bandgap (BG $_{\rm VREF}$ ) is dedicated solely to closed-loop control of the output voltages. The second bandgap (BG $_{\rm FAULT}$ ) is employed for fault monitoring functions. Having redundant bandgaps improves reliability of the A4408.

If the reference bandgap is out of specification (BG $_{\rm VREF}$ ), then the output voltages will be out of specification and the monitoring bandgap will report a fault condition by setting NPOR and/or POK5V low.

If the monitoring bandgap is out of specification ( $BG_{FAULT}$ ), then the outputs will remain in regulation, but the monitoring circuits will report a fault condition by setting NPOR and/or POK5V low.

The reference and monitoring bandgap circuits include two smaller secondary bandgaps that are used to detect undervoltage of the main bandgaps during power-up.

# Adjustable Frequency and Synchronization (FSET/SYNC)

The PWM switching frequency of the A4408 is adjustable from 250 kHz to 2.4 MHz. Connecting a resistor from the FSET/SYNC pin to ground sets the switching frequency. An FSET resistor with  $\pm 1\%$  tolerance is recommended. The FSET resistor can be calculated using the following equation:

$$R_{FSET} = \left(\frac{21,693}{f_{OSC}}\right) - 2.215$$

where  $R_{FSET}$  is in  $k\Omega$  and  $f_{OSC}$  is the desired oscillator (PWM) frequency in kHz.

A graph of switching frequency versus FSET resistor values is shown in Figure 13.

The PWM frequency of the A4408 may be increased or decreased by applying a clock to the FSET/SYNC pin. The clock must satisfy the voltage thresholds and timing requirements shown in the Electrical Characteristics table.



Figure 13: Switching Frequency vs. FSET Resistor Values

## Frequency Dithering and LX1 Slew Rate Control

The A4408 includes two innovative techniques to help reduce EMI/EMC for demanding automotive applications.

First, the A4408 performs pseudo-random dithering of the PWM frequency. Dithering the PWM frequency spreads the energy above and below the base frequency set by  $R_{\rm FSET}$ . A typical fixed-frequency PWM regulator will create distinct "spikes" of energy at  $f_{\rm OSC}$ , and at higher frequency multiples of  $f_{\rm OSC}$ . Conversely, the A4408 spreads the spectrum around  $f_{\rm OSC}$ , thus creating a lower magnitude at any comparable frequency. Frequency dithering is disabled if SYNC is used or  $V_{\rm VIN}$  drops below approximately 8.3 V.

Second, the A4408 includes a pin to adjust the rising slew rate of the LX1 pin by simply changing the value of the resistor from the SLEW pin to ground. Slower rise times of LX1 reduce ringing and high-frequency harmonics of the regulator. The rise time may be adjusted to be relatively long and will increase thermal dissipation of the pre-regulator if set too high. Typical LX1 slew rates are shown in Table 1.



Table 1: Typical LX1 Rising Slew Rate vs.  $R_{SLEW}$ ; LX1 Snubber 8.66  $\Omega$  / 330 pF

| R <sub>SLEW</sub> (kΩ) | LX1 Rising<br>Slew Rate<br>(V/ns) | LX1 10%-90%<br>Transition Time at<br>12 V <sub>VIN</sub> (ns) |
|------------------------|-----------------------------------|---------------------------------------------------------------|
| 8.66                   | 1.06                              | 9.1                                                           |
| 22.1                   | 0.90                              | 10.7                                                          |
| 46.4                   | 0.79                              | 12.1                                                          |
| 71.5                   | 0.65                              | 14.8                                                          |
| 100                    | 0.50                              | 19.2                                                          |
| 121                    | 0.38                              | 25.2                                                          |
| 150                    | 0.29                              | 33.1                                                          |

### **Enable Inputs (ENB, ENBAT)**

Two enable pins are available on the A4408. A logic high on either of these pins enables the A4408. One enable (ENB) is logic-level compatible for microcontroller or DSP control. The other input (ENBAT) must be connected to the high-voltage ignition (IGN) or accessory (ACC) switch through a relatively low-value series resistance, 2 to 3.6 k $\Omega$ . For transient suppression, it is strongly recommended that a 0.22 to 0.47  $\mu$ F capacitor be placed after the series resistance to form a low-pass filter to the ENBAT pin as shown in the Applications Schematic.

## Bias Supply (V<sub>CC</sub>)

The bias supply  $(V_{\rm CC})$  is generated by an internal linear regulator. This supply is the first rail to start up. Most of the internal control circuitry is powered by this supply. The bias supply includes some unique features to ensure reliable operation of the A4408. These features include:

- 1. Input voltage  $(V_{\mbox{\scriptsize VIN}})$  undervoltage lockout
- 2. Undervoltage detection
- 3. Short-to-ground protection
- 4. Operation from either V<sub>LDO3 6V</sub> or V<sub>VREG</sub>, whichever is higher

## Charge Pump (VCP, CP1, CP2)

A charge pump provides the voltage necessary to drive the highside N-channel MOSFETs in the pre-regulator and the linear regulators.

Two external capacitors are required for charge pump operation. During the first half of the charge pump cycle, the flying capacitor between pins CP1 and CP2 is charged from either  $V_{VIN}$  or  $V_{VREG}$ , whichever is highest. During the second half of the charge pump cycle, the voltage on the flying capacitor charges the VCP capacitor. For most conditions, the  $V_{VCP}$  minus  $V_{VIN}$  voltage is regulated to approximately 6.5 V.

The charge pump can provide enough current to operate the pre-regulator and the LDOs at 2.2 MHz (full load) and 125°C ambient, provided  $V_{VIN}$  is greater than 6 V. Optional components D3, D4, and CP3 (refer to Figure 14) must be included if  $V_{VIN}$  drops below 6 V. Diode D3 should be a silicon diode rated for at least 200 mA/50 V with less than 50  $\mu A$  of leakage current when  $V_R=13~V$  and  $T_A=125^{\circ}C.$  Diode D4 should be a 1 A Schottky diode with a very low forward voltage ( $V_F$ ) rated to withstand at least 30 V.



Figure 14: Charge pump enhancement components D3, D4, and CP3 are required if  $V_{VIN}$  < 6 V.

The charge pump incorporates some protection features:

- 1. Undervoltage lockout of PWM switching
- 2. Overvoltage "latched" shutdown of the A4408

## Startup and Shutdown Sequences

The startup and shutdown sequences of the A4408 are fixed. If no faults exist and ENBAT or ENB transition high, the A4408 will perform its startup routine. If ENBAT and ENB are low for at least  $t_{\rm dEN(FILT)} + t_{\rm dLDO(OFF)}$  (typically 65 µs), the A4408 will enter a shutdown sequence. The startup and shutdown sequences are summarized in Table 3 and shown in timing diagrams in Figure 18 and Figure 19.



### Fault Reporting (NPOR, MODE, POK5V)

The A4408 includes two open-drain outputs to report regulator status. The NPOR circuit monitors all regulator outputs for underand overvoltage (1V25/FBadj, 3V3, V5, V5P), the watchdog timer output (WD $_{FAULT}$ ), and the thermal monitor (TSD). The POK5V circuit monitors the V5 and V5P output for undervoltage. The NPOR and POK5V block diagrams are shown in Figure 15.

The MODE input pin modifies the NPOR circuit to raise or lower the 5 V undervoltage thresholds. If the MODE pin is low, the undervoltage thresholds are relatively high, at  $V_{V5(UV,L1)}$ . If the MODE pin is high, the undervoltage thresholds are set much lower, at  $V_{V5(UV,L2)}$ . The MODE pin does not influence the POK5V circuit. The POK5V undervoltage threshold is always at  $V_{V5(POK,L)}$ . The MODE input is shown in Figure 15. Timing diagrams of the MODE pin functionality is shown in Figure 16 and Figure 17.

There is a delay from the time all regulator voltages have risen above their undervoltage thresholds to the rising edge of NPOR,  $t_{dNPOR(ON)}$ . This delay allows the microcontroller or DSP plenty of time to fully power-up and complete its initialization routines. The NPOR circuit also incorporates a delay,  $t_{dOV}$ , between the instant any regulator output exceeds its overvoltage threshold and when NPOR transitions low. There is minimal NPOR delay if any fault, other than overvoltage, occurs that requires NPOR to transition low. There are no significant delays in the POK5V output after V5 or V5P have risen above or fallen below their undervoltage thresholds. Timing diagram in this datasheet shows the functionality of NPOR and POK5V.



Figure 15: Fault Reporting Circuit

The V5P monitor is unique: if V5P is accidently connected to the battery voltage, then NPOR will bypass the normal overvoltage delay and set itself low immediately. Timing diagrams showing overvoltage possibilities for V5P are shown in Figure 21.

The fault modes and their effects on NPOR and POK5V are covered in detail in Table 4.

### Fault Flags (FF0, FF1)

The A4408 also includes two open-drain fault flags: FF0 and FF1. If a fault condition occurs and NPOR transitions low, FF0 and FF1 will be latched into one of three states to retain the type of fault: undervoltage of any regulator or charge pump (including V5P disconnect), hiccup mode (or TSD), or watchdog fault. A fourth state indicates no-fault. Fault flag functionality is summarized in Table 2 and shown in most timing diagrams in this datasheet.

FF0 and FF1 are only valid if NPOR has first transitioned high. This means the A4408 must successfully complete the startup sequence and NPOR transitions high.

The FF0 and FF1 latches are reset when all enable inputs are low and the soft-start capacitor voltages (SS1, SS2) have decayed below their reset thresholds.

Table 2: FF0 and FF1 Fault Flag Status Conditions

| FF0  | FF1  | Type of Fault Detected When NPORಾ                                                   |
|------|------|-------------------------------------------------------------------------------------|
| Low  | Low  | Undervoltage (Synchronous buck, 3V3, V5, V5P, or VCP), or $V_{V5P} > V_{V5P(DISC)}$ |
| Low  | Hi-Z | VREG or Synchronous buck in hiccup mode, or thermal shutdown (TSD)                  |
| Hi-Z | Low  | Watchdog Timer (WDT) fault                                                          |
| Hi-Z | Hi-Z | No fault, default condition                                                         |

Both VREG and the synchronous buck do not enter hiccup mode for a specific number of PWM cycles. Therefore, when setting FF0 and FF1, precedence is given to detecting a hiccup condition (i.e., an undervoltage will occur before hiccup mode is set). To accomplish this, the undervoltage detection is delayed by  $t_{dFFx(UV)}$ .



Table 3: Startup and Shutdown Logic (signal names consistent with Functional Block Diagram)

|    | A4408 Status Signals |                        |         |         |          |         | lator Contro<br>= OFF, 1 = O | A4408<br>MODE |                                                 |
|----|----------------------|------------------------|---------|---------|----------|---------|------------------------------|---------------|-------------------------------------------------|
| EN | MPOR                 | VSS <sub>1/2</sub> LOW | VREG UV | 1V25 UV | 3×LDO UV | VREG ON | 1V25 ON                      | LDOs ON       | WIODE                                           |
| Х  | 1                    | X                      | Х       | Х       | Х        | 0       | 0                            | 0             | RESET                                           |
| 0  | 0                    | 1                      | 1       | 1       | 1        | 0       | 0                            | 0             | OFF                                             |
| 1  | 0                    | 0                      | 1       | 1       | 1        | 1       | 0                            | 0             | STARTUP                                         |
| 1  | 0                    | 0                      | 0       | 1       | 1        | 1       | 1                            | 0             | $\downarrow$                                    |
| 1  | 0                    | 0                      | 0       | 0       | 1        | 1       | 1                            | 1             | $\downarrow$                                    |
| 1  | 0                    | 0                      | 0       | 0       | 0        | 1       | 1                            | 1             | RUN                                             |
| 0  | 0                    | 0                      | 0       | 0       | 0        | 1       | 1                            | 1             | t <sub>dEN(FILT)</sub> + t <sub>dLDO(OFF)</sub> |
| 0  | 0                    | 0                      | 0       | 0       | 0        | 1       | 1                            | 0             | SHUTDOWN                                        |
| 0  | 0                    | 0                      | 0       | 0       | 1        | 1       | 0                            | 0             | $\downarrow$                                    |
| 0  | 0                    | 0                      | 0       | 1       | 1        | 0       | 0                            | 0             | $\downarrow$                                    |
| 0  | 0                    | 0                      | 0       | 1       | 1        | 0       | 0                            | 0             | $\downarrow$                                    |
| 0  | 0                    | 0                      | 1       | 1       | 1        | 0       | 0                            | 0             | Pause                                           |
| 0  | 0                    | 1                      | 1       | 1       | 1        | 0       | 0                            | 0             | OFF                                             |

X = DON'T CARE

EN = ENBAT1 + ENBAT2 + ENB

 $\mathbf{VSS}_{\mathbf{1/2}}\ \mathbf{LOW} = \mathbf{VSS1} < \mathbf{V}_{\mathbf{SS1(RST)}} \times \mathbf{V}_{\mathbf{SS2}} < \mathbf{V}_{\mathbf{SS2(RST)}}$ 

 $3 \times LDO UV = 3V3_UV + V5_UV + V5P_UV$ 

 $\mathbf{MPOR} = V_{VIN(UVLO)} + VCC_{UV} + VCP_{UV} + BG1_{UV} + BG2_{UV} + FSET_{UV}/OV + TSD$ 

 $+ SLEW\_UV/OV~(latched) + VCP\_OV~(latched) + D1MISSING~(latched) + I_{LIM(LX1)}~(latched) + OV > t_{dOV}~(latched) + OV$ 



# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

**Table 4: Summary of Fault Mode Operation** 

| FAULT TYPE and<br>CONDITION                                                                   | A4408 RESPONSE TO FAULT                                                                                                                                                       | NPOR                                                        | POK5V<br>V5 <sub>SNR</sub> /<br>V5 <sub>CAN</sub> /V5P | LATCHED<br>FAULT? | RESET METHOD                                      |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------|-------------------|---------------------------------------------------|
| V5P Short to VBAT                                                                             | NPOR and POK5V transition low soon after V5P disconnect occurs.                                                                                                               | Low when<br>V5P <sub>SENSE</sub><br>decays                  | Low when<br>V5P <sub>SENSE</sub><br>decays             | NO                | Check for short circuits on V5P                   |
| V5, V5P, 3V3, or Synchronous<br>Buck Overvoltage                                              | If the OV condition persists for more than t <sub>dOV</sub> , then set NPOR low and turn off all regulators.                                                                  | Immediately set low after $t_{dOV}$                         | Low only if<br>V5 or V5P<br>are too low                | YES               | Check for short circuits then cycle EN or VIN     |
| V5 or V5P Undervoltage                                                                        | Closed-loop control will try to raise the voltage, but may be constrained by the foldback current limit.                                                                      | Low                                                         | Low                                                    | NO                | Remove the short circuit or decrease the load     |
| 3V3 or Synchronous Buck<br>Undervoltage                                                       | Closed-loop control will try to raise the voltage, but may be constrained by the foldback or pulse-by-pulse current limit                                                     | Low                                                         | Not<br>affected                                        | NO                | Remove the short circuit or decrease the load     |
| V5 or V5P Overcurrent                                                                         | Foldback current limit will reduce the output voltage.                                                                                                                        | Low if V5 or<br>V5P are too<br>low                          | Low if V5<br>or V5P are<br>too low                     | NO                | Remove the short circuit or decrease the load     |
| 3V3 Overcurrent                                                                               | Foldback current limit will reduce the output voltage.                                                                                                                        | Low if V <sub>3V3</sub> < V <sub>3V3(UV,L)</sub>            | Not<br>affected                                        | NO                | Remove the short circuit or decrease the load     |
| 1V25/FBadj pin open circuit<br>(Synchronous buck output set to<br>1.25 V, i.e. no FB divider) | The 1V25/FBadj pin will be pulled high by an internal current source; COMP2 will respond by going low; LX2 will operate at zero cycle; and the synchronous buck output ≈ 0 V. | Low                                                         | High                                                   | NO                | Repair the open circuit, check the 1V25 circuitry |
| Synchronous Buck Output Shorted to Ground, $V_{SS2} < V_{HIC2(EN)}$ , $V_{1V25} < 450$ mV     | Continues to PWM, but turns off LX2 when the high-<br>side MOSFET current exceeds I <sub>LIM2</sub> .                                                                         | Low                                                         | Not<br>affected                                        | NO                | Remove the short circuit                          |
| Synchronous Buck Overcurrent $V_{SS2} > V_{HIC2(EN)}$ , $V_{1V25/FBadj} < 450 \text{ mV}$     | Enters hiccup mode after 30 OCP faults.                                                                                                                                       | Low                                                         | Not<br>affected                                        | NO                | Decrease the load                                 |
| Synchronous Buck Overcurrent $V_{SS2} > V_{HIC2(EN)}$ , $V_{1V25/FBadj} > 450 \text{ mV}$     | Enters hiccup mode after 120 OCP faults.                                                                                                                                      | Low if V <sub>1V25/FBadj</sub> < V <sub>1V25(UV,L)</sub>    | Not<br>affected                                        | NO                | Decrease the load                                 |
| VREG Pin Open Circuit                                                                         | V <sub>VREG</sub> will decay to 0 V; LX1 will switch at maximum duty cycle so the voltage on the output capacitors will be very close to V <sub>VIN</sub> .                   | Low if 3V3,<br>1V25/<br>FBadj, V5,<br>or V5P are<br>too low | Low if V5<br>or V5P are<br>too low                     | NO                | Connect the<br>VREG pin                           |
| VREG Overcurrent $V_{VREG} < 1.3 V,$ $V_{COMP1} = V_{EA1(VO,MAX)}$                            | Enters hiccup mode after 30 OCP faults.                                                                                                                                       | Low                                                         | Low                                                    | NO                | Decrease the load                                 |
| VREG Overcurrent V <sub>VREG</sub> > 1.3 V, V <sub>COMP1</sub> = V <sub>EA1(VO,MAX)</sub>     | Enters hiccup mode after 120 OCP faults.                                                                                                                                      | Low if 3V3,<br>1V25/<br>FBadj, V5,<br>or V5P are<br>too low | Low if V5<br>or V5P are<br>too low                     | NO                | Decrease the load                                 |
| VREG Overvoltage<br>V <sub>VREG</sub> > V <sub>REG(OV,H)</sub>                                | Temporarily stop PWM switching of LX1.                                                                                                                                        | High                                                        | High                                                   | NO                | None                                              |
| VREG Asynchronous Diode (D1) Missing                                                          | Results in an MPOR after 1 detection, so all regulators are shut off.                                                                                                         | Low if 3V3,<br>1V25/<br>FBadj, V5,<br>or V5P are<br>too low | Low if V5<br>or V5P are<br>too low                     | YES               | Populate D1 then cycle EN or VIN                  |

Continued on next page...



**Table 4: Summary of Fault Mode Operation (continued)** 

| FAULT TYPE and<br>CONDITION                                      | A4408 RESPONSE TO FAULT                                                                                                                                                                     | NPOR                                                        | POK5V<br>V5 <sub>SNR</sub> /<br>V5 <sub>CAN</sub> /V5P | LATCHED FAULT? | RESET METHOD                                                      |
|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------|----------------|-------------------------------------------------------------------|
| Asynchronous Diode (D1) Short-Circuited or LX1 Shorted to Ground | Results in an MPOR after 2 detections of the high-<br>side MOSFET current exceeding I <sub>LIM(LX1)</sub> , so all<br>regulators are off.                                                   | Low if 3V3,<br>1V25/<br>FBadj, V5,<br>or V5P are<br>too low | Low if V5<br>or V5P are<br>too low                     | YES            | Remove the short, then cycle EN or VIN                            |
| Slew Pin Open Circuit<br>(SLEW_OV)                               | Results in an MPOR, so all regulators are off.                                                                                                                                              | Low                                                         | Low                                                    | YES            | Connect SLEW pin then cycle EN or VIN                             |
| Slew Pin Shorted to Ground (SLEW_UV)                             | Results in an MPOR, so all regulators are off.                                                                                                                                              | Low                                                         | Low                                                    | YES            | Remove the short, then cycle EN or VIN                            |
| FSET/SYNC Pin Shorted to<br>Ground or Open Circuit               | LX1 operates at a default oscillator frequency of 1 MHz;<br>VREG achieves 5.35 V; boost function is disabled;<br>synchronous buck and LDOs remain disabled.                                 | Low                                                         | Low                                                    | NO             | Remove short<br>circuit, connect<br>the pin, or<br>populate RFSET |
| Charge Pump (VCP) Overvoltage                                    | Results in an MPOR, so all regulators are off.                                                                                                                                              | Low                                                         | Low                                                    | YES            | Check VCP/CP1/<br>CP2, then cycle<br>EN or VIN                    |
| Charge Pump (VCP)<br>Undervoltage                                | Results in an MPOR, so all regulators are off.                                                                                                                                              | Low                                                         | Low                                                    | NO             | Check VCP/CP1/<br>CP2                                             |
| VCP Pin Open Circuit                                             | Results in VCP_UV and an MPOR, so all regulators are off.                                                                                                                                   | Low                                                         | Low                                                    | NO             | Connect the VCP pin or populate C <sub>CP</sub>                   |
| VCP Pin Shorted to Ground                                        | Results in high current from the charge pump and (intentional) fusing of an internal trace. Also results in MPOR, so all regulators are off.                                                | Low                                                         | Low                                                    | NO             | Remove the<br>short circuit<br>and replace the<br>A4408           |
| CP1 or CP2 Pin Open Circuit                                      | Results in VCP_UV and an MPOR, so all regulators are off.                                                                                                                                   | Low                                                         | Low                                                    | NO             | Connect the CP1 or CP2 pins                                       |
| CP1 Pin Shorted to Ground                                        | Results in VCP_UV and an MPOR, so all regulators are off.                                                                                                                                   | Low                                                         | Low                                                    | NO             | Remove the short circuit                                          |
| CP2 Pin Shorted to Ground                                        | Results in high current from the charge pump and (intentional) fusing of an internal trace. Also results in MPOR so all regulators are off.                                                 | Low                                                         | Low                                                    | NO             | Remove the<br>short circuit<br>and replace the<br>A4408           |
| BG <sub>VREF</sub> or BG <sub>FAULT</sub> Undervoltage           | Results in an MPOR, so all regulators are off.                                                                                                                                              | Low                                                         | Low                                                    | NO             | Raise VIN or wait for BGs to power up                             |
| BG <sub>VREF</sub> or BG <sub>FAULT</sub> Overvoltage            | If $BG_VREF$ is too high, all regulators will appear to be $OV$ (because $BG_FAULT$ is good). If $BG_FAULT$ is too high, all regulators will appear to be $UV$ (because $BG_VREF$ is good). | Low                                                         | Low                                                    | NO             | Replace the<br>A4408                                              |
| VCC Undervoltage or<br>Shorted to Ground                         | Results in an MPOR, so all regulators are off.                                                                                                                                              | Low                                                         | Low                                                    | NO             | Raise VIN or remove short from VCC pin                            |
| WD <sub>ADJ</sub> pin Shorted to Ground or<br>Open Circuit       | A WD <sub>ADJ</sub> fault sets the NPOR output low. The remainder of the A4408 operates normally.                                                                                           | Low                                                         | High                                                   | NO             | Remove the short circuit or connect the pin                       |
| Thermal Shutdown                                                 | Results in an MPOR, so all regulators are off.                                                                                                                                              | Low                                                         | Low                                                    | NO             | Let the A4408 cool                                                |



## TIMING DIAGRAMS

(Not to Scale)



Figure 16: Low VIN Operation with MODE = Low, and ENB or ENBAT High





Figure 17: Low VIN Operation with MODE = High, and ENB or ENBAT High



Figure 18: Startup and Shutdown due to EN while  $V_{VIN}$  = 12  $V_{DC}$ 





Figure 19: Startup and Dropout/Shutdown due to  $V_{VIN}$  while EN = 1





Figure 20: Overvoltage of VREG, Synchronous Buck, 3V3, or V5 with Reset by EN





Figure 21: Possible Overvoltage Cases for V5P





Figure 22: Hiccup Mode Operation when VREG is shorted to GND



Figure 23: Hiccup Mode Operation when the Synchronous Buck output is shorted to GND



Figure 24: Typical Watchdog Timer Operation

WD will not indicate a fault if the rising edges of  ${\rm CLK_{IN}}$  occur within 16 ms of each other. WD will indicate a fault if the rising edges of  ${\rm CLK_{IN}}$  occur more than 24 ms apart.



Figure 25: Watchdog Timer Operation Showing Start Delay and Missing CLK<sub>IN</sub>

After startup, if  $CLK_{IN}$  is stuck low (or high), NPOR will periodically pulse LOW for 2 ms. The time between NPOR fault indications will be  $t_{dWD(START)} + t_{WD(TO,SLOW)} + t_{WD(FAULT)}$ .



#### **DESIGN AND COMPONENT SELECTION**

### PWM Switching Frequency (R<sub>FSET</sub>)

When the PWM switching frequency is chosen, the designer should be aware of the minimum controllable on-time, t<sub>ON(MIN)</sub>, of the A4408. If the system's required on-time is less than the A4408 minimum controllable on-time, then switch node jitter will occur and the output voltage will have increased ripple or oscillations.

The PWM switching frequency should be calculated using equation 1, where  $t_{\rm ON(MIN)}$  is the minimum controllable on-time of the A4408 (85  $ns_{\rm TYP}$ ) and  $V_{\rm VIN(MAX)}$  is the maximum required operational input voltage (not the peak surge voltage).

$$f_{OSC} < \frac{5.35 V}{t_{ON(MIN)} \times V_{VIN(MAX)}} \tag{1}$$

If the A4408 synchronization function is used, then the base oscillator frequency should be chosen such that jitter will not result at the maximum synchronized switching frequency according to equation 1.

#### **Charge Pump Capacitors**

The charge pump requires two capacitors: a 1  $\mu$ F connected from pin VCP to VIN, and a 0.22  $\mu$ F connected between pins CP1 and CP2. These capacitors should be high-quality ceramic capacitors, such as X5R or X7R, with voltage ratings of at least 16 V.

### Pre-Regulator Output Inductor (L1)

For peak current-mode control, it is well known that the system will become unstable when the duty cycle is above 50% without adequate Slope Compensation ( $S_E$ ). However, the slope compensation in the A4408 is a fixed value based on the oscillator frequency ( $f_{OSC}$ ). Therefore, it's important to calculate an inductor value so the falling slope of the inductor current ( $S_F$ ) will work well with the A4408 fixed slope compensation.

Equation 2 can be used to calculate a range of values for the output inductor for the pre-regulator. In equation 2, slope compensation ( $S_{E1}$ ) is a function of the switching frequency ( $f_{OSC}$ ) according to equation 3, and  $V_F$  is the asynchronous diodes forward voltage.

$$\frac{(5.25 V + V_{F})}{S_{EI}} \le L1 \le \frac{(5.45 V + V_{F})}{\frac{S_{EI}}{2}}$$
 (2)

$$S_{EI} = 7.188 \times 10^{-4} \times f_{OSC} + 0.0425$$
 (3)

When using equations 2 and 3,  $f_{OSC}$  is in kHz,  $S_{E1}$  is in A/ $\mu$ s, and L1 will be in  $\mu$ H.

If equation 2 yields an inductor value that is not a standard value, then the next highest standard value should be used. The final inductor value should allow for 10%-20% of initial tolerance and 20%-30% of inductor saturation.

The inductor should not saturate given the peak operating current according to equation 4. In equation 4,  $V_{VIN(MAX)}$  is the maximum continuous input voltage, such as 18 V, and  $V_F$  is the asynchronous diodes forward voltage.

$$I_{PEAKI} = 5.1 A - \frac{S_{EI} \times (5.25 V + V_F)}{1.1 \times f_{OSC} \times (V_{VIN(MAX)} + V_F)}$$
(4)

After an inductor is chosen, it should be tested during output short-circuit conditions. The inductor current should be monitored using a current probe. A good design should ensure the inductor or the regulator are not damaged when the output is shorted to ground at maximum continuous input voltage and the highest expected ambient temperature.

The inductor ripple current can be calculated using equation 5.

$$\Delta I_{LI} = \frac{(V_{VIN} - 5.35 \ V) \times 5.35 \ V}{f_{OSC} \times L_{I} \times V_{VIN}}$$
 (5)

#### **Pre-Regulator Output Capacitance**

The output capacitors filter the output voltage to provide an acceptable level of ripple voltage, and they store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin.

Within the first few PWM cycles, the deviation of  $V_{VREG}$  will depend mainly on the magnitude of the load step ( $\Delta I_{LOADI}$ ), the value of the output inductor (L1), the output capacitance ( $C_{OUT}$ ), and the maximum duty cycle of the pre-regulator ( $D_{MAXI}$ ). Equations 6 and 7 can be used to calculate a minimum output capacitance to maintain  $V_{VREG}$  within 1% of its target for a 750 mA load step at only 6  $V_{VIN}$ .

$$C_{OUT(VREG)} \ge \frac{L1 \times (750 \text{ mA})^2}{2 \times (6.0 \text{ V} - 5.25 \text{ V}) \times (0.01 \times 5.25 \text{ V}) \times D_{MAXI}}$$
 (6)

$$D_{MAX} = \left(\frac{1}{f_{OSC}} - 80 \text{ ns}\right) \times f_{OSC} \tag{7}$$

After the load transient occurs, the output voltage will deviate



from its nominal value until the error amplifier can bring the output voltage back to its nominal value. The speed at which the error amplifier will bring the output voltage back to its setpoint will depend mainly on the closed-loop bandwidth of the system. Selection of the compensation components  $(R_{Z1}, C_{Z1}, C_{P1})$  are discussed in more detail in the Pre-Regulator Compensation section of this datasheet.

The output voltage ripple ( $\Delta V_{VREG}$ ) is a function of the output capacitors parameters:  $C_{OUT}$ ,  $ESR_{Co}$ , and  $ESL_{Co}$  according to equation 8.

$$\Delta V_{VREG} = \Delta I_L \times ESR_{co} + \frac{V_{VIN} - V_{VREG}}{L_o} \times ESL_{co} + \frac{\Delta I_L}{8 \times f_{OSC} \times C_{OUT}}$$
 (8)

The type of output capacitors will determine which terms of equation 8 are dominant. For the A4408 and automotive environments, only ceramic capacitors are recommended. The  $\mathrm{ESR}_{\mathrm{CO}}$  and  $\mathrm{ESL}_{\mathrm{CO}}$  of ceramic capacitors are virtually zero, so the peak-to-peak output voltage ripple of  $V_{\mathrm{VREG}}$  will be dominated by the third term of equation 8.

$$\Delta V_{VREG(PP)} = \frac{\Delta I_L}{8 \times f_{OSC} \times C_{OUT}} \tag{9}$$

### **Pre-Regulator Ceramic Input Capacitance**

The ceramic input capacitors must limit the voltage ripple at the VIN pin to a relatively low voltage during maximum load. Equation 10 can be used to calculate the minimum input capacitance,

$$C_{IN} \ge \frac{I_{VREG(MAX)} \times 0.25}{0.90 \times f_{OSC} \times 50 \text{ mV}_{PP}} \tag{10}$$

where  $I_{VREG(MAX)}$  is the maximum current from the pre-regulator,

$$I_{VREG(MAX)} = I_{VS} + I_{VSP} + I_{3V3} + \frac{V_{OUT(ADJ)} \times I_{OUT(ADJ)}}{5.25 \ V \times 80\%} + 20 \ mA \quad (11)$$

A good design should consider the DC bias effect on a ceramic capacitor—as the applied voltage approaches the rated value, the capacitance value decreases. The X7R-type capacitors should be the primary choices due to their stability versus both DC bias and temperature. For all ceramic capacitors, the DC bias effect is even more pronounced on smaller case sizes, so a good design will use the largest affordable case size (i.e. 1206/16 V or 1210/50 V).

Also, for improved EMI/EMC performance, it is recommended that two small capacitors be placed as close as physically possible to the VIN pins to address frequencies above 10 MHz. For example, a 0.1  $\mu F/X7R/0603$  and a 220 pF/COG/0402 capacitor will address frequencies up to 20 MHz and 200 MHz, respectively.

#### Pre-Regulator Asynchronous Diode (D1)

The highest peak current in the asynchronous diode (D1) occurs during overload and is limited by the A4408. Equation 4 can be used to calculate this current.

The highest average current in the asynchronous diode occurs when  $V_{VIN}$  is at its maximum,  $D_{BOOST} = 0\%$ , and  $D_{BUCK} = minimum (10\%)$ ,

$$I_{AVG} = (I - D_{BUCK}) \times I_{VREG(MAX)} = 0.9 \times I_{VREG(MAX)}$$
 (12)  
where  $I_{VREG(MAX)}$  is calculated using equation 11.

### Pre-Regulator Boost MOSFET (Q1)

The maximum RMS current in the boost MOSFET (Q1) occurs when  $V_{VIN}$  is very low and the boost operates at its maximum duty cycle,

$$I_{QI(RMS)} = \sqrt{D_{MAX(BST)} \times \left[ \left( I_{PEAKI} - \frac{\Delta I_{LI}}{2} \right)^2 + \frac{\Delta I_{LI}}{12} \right]}$$
 (13)

where  $I_{PEAK1}$  and  $\Delta I_{L1}$  are derived using equations 4 and 5, respectively, and  $D_{MAX(BST)}$  is identified in the Electrical Characteristics table.

The boost MOSFET should have a total gate charge of less than 14 nC at a  $V_{GS}$  of 5 V. The  $V_{DS}$  rating of the boost MOSFET should be at least 20 V. Several recommended part numbers are shown in the Functional Block Diagram / Typical Schematic.

### Pre-Regulator Boost Diode (D2)

In buck mode, the maximum average current in this diode is simply the output current, calculated with equation 11. However, in buckboost mode, the peak currents in this diode may increase significantly. The A4408 will limit the current to the value calculated by equation 4.

### Pre-Regulator Soft-Start and Hiccup Timing (C<sub>SS1</sub>)

The soft-start time of the pre-regulator is determined by the value of the capacitance at the soft-start pin  $(C_{SS1})$ .

If the A4408 is starting into a very heavy load, a very fast soft-start time may cause the regulator to exceed the pulse-by-pulse overcurrent threshold. This occurs because the total of the full load current, the inductor ripple current, and the additional current required to charge the output capacitors ( $I_{C(OUT)} = C_{OUT} \times V_{OUT} / t_{SS}$ ) is higher than the pulse-by-pulse current threshold, as shown in Figure 26.





Figure 26: Output Current (I<sub>CO</sub>) During Startup

To avoid prematurely triggering hiccup mode, the soft-start time  $(t_{SS1})$  should be calculated using equation 14,

$$t_{SSI} = 5.35 \ V \times \frac{C_{OUT}}{I_{COUT}} \tag{14}$$

where  $C_{OUT}$  is the output capacitance, and  $I_{C(OUT)}$  is the amount of current allowed to charge the output capacitance during soft-start (recommend 0.1 A <  $I_{C(OUT)}$  < 0.3 A). Higher values of  $I_{C(OUT)}$  result in faster soft-start time, and lower values of  $I_{C,OUT}$  ensure that hiccup mode is not falsely triggered. Allegro recommends starting the design with an  $I_{C(OUT)}$  of 0.1 A and increasing it only if the soft-start time is too slow.

Then, C<sub>SS1</sub> can be calculated based on equation 15:

$$C_{SSI} \ge \frac{I_{SSI(SU)} \times t_{SSI}}{0.8 V} \tag{15}$$

If a non-standard capacitor value for  $C_{\rm SS1}$  is calculated, the next higher value should be used.

The voltage at the soft-start pin will start from 0 V and will be charged by the soft-start current ( $I_{SS1(SU)}$ ). However, PWM switching will not begin immediately because the voltage at the soft-start pin must rise above the soft-start offset voltage ( $V_{SS1(OFFS)}$ ). The soft-start delay ( $t_{SS1(DLY)}$ ) can be calculated using equation 16.

$$t_{SSI(DLY)} = C_{SSI} \times \frac{V_{SSI(OFFS)}}{I_{SSI(SU)}} \tag{16}$$

When the A4408 is in hiccup mode, the soft-start capacitor sets the hiccup period. During a startup attempt, the soft-start pin charges the soft-start capacitor with  $I_{\rm SS1(SU)}$  and discharges the same capacitor with  $I_{\rm SS1(HIC)}$  between startup attempts.

### Pre-Regulator Compensation (R<sub>Z1</sub>, C<sub>Z1</sub>, C<sub>P1</sub>)

Although the A4408 can operate in buck-boost mode at low input voltages, it still can be considered a buck converter when examining the control loop. The following equations can be used to calculate the compensation components.

First, select the target crossover frequency for the final system. While switching at over 2 MHz, the crossover is governed by the required phase margin. Since a type II compensation scheme is used, the system is limited to the amount of phase that can be added. Hence, a crossover frequency ( $f_{\rm Cl}$ ) in the region of 35 kHz is selected. The total system phase will drop off at crossover frequencies about 100 kHz. The  $R_{\rm Zl}$  calculation is based on the gain required to set the crossover frequency and can be calculated by equation 17.

$$R_{ZI} = \frac{13.38 \times \pi \times f_{CI} \times C_{OUT}}{gm_{POWERI} \times gm_{EAI}}$$
(17)

The series capacitor  $(C_{Z1})$  along with the resistor  $(R_{Z1})$  set the location of the compensation zero. This zero should be placed no lower than  $\frac{1}{4}$  of the crossover frequency and should be kept to minimum value. Equation 18 can be used to estimate this capacitor value.

$$C_{zl} > \frac{4}{2\pi \times R_{zl} \times f_{cl}} \tag{18}$$

Allegro recommends adding a small capacitor  $(C_{P1})$  in parallel with the series combination of  $R_{Z1}/C_{Z1}$  to roll off the error amps gain at high frequency. This capacitor usually helps reduce LX1 pulse-width jitter, but if too large, it will also decrease the loop's phase margin.

Allegro recommends using this capacitor to set a pole at approximately  $5 \times$  the loop's crossover frequency ( $f_{CI}$ ), as shown in equation 19. If a non-standard capacitor value results, the next higher available value should be used.

$$C_{PI} \approx \frac{1}{2\pi \times R_{ZI} \times 5 \times f_{CI}} \tag{19}$$

An Excel-based design tool is available from Allegro that accepts customer specifications and recommends values for both the power and compensation components. The pre-regulator bode plot in Figure 27 was generated with this tool. The bandwidth of this system ( $f_{C1}$ ) is 30 kHz, the phase margin (PM1) is 61 degrees, and the gain margin (GM1) is 25 dB.





Figure 27: Bode Plot for the Pre-Regulator

 $R_{Z1}$  = 22.1 k $\Omega$ ,  $C_{Z1}$  = 1.5 nF,  $C_{P1}$  = 47 pF Lo = 4.7  $\mu$ H, Co = 5 × 10  $\mu$ F/16 V/1206

#### **Synchronous Buck Component Selection**

Similar design methods can be used for the synchronous buck; however, the complexity of variable input voltage and boost operation are removed.

### Setting the Output Voltage ( $R_{FB1}$ and $R_{FB2}$ )

The A4408 was optimized to deliver 1.25 V from the synchronous buck—where the output of the synchronous buck is connected directly to the  $FB_{1V25/ADJ}$  pin. The absence of a resistor divider from VOUT to the  $FB_{1V25/ADJ}$  pin results in robust fault conditions (i.e. if the feedback trace is open, the output of the synchronous buck will be 0 V).

If required, the output of the synchronous buck may be programmed from 1.25 to 3.3V. This is achieved by adding a resistor divider from its output to ground and connecting the center point to the  $FB_{1V25/ADJ}$  pin, as shown in Figure 28.



Figure 28: Setting the Synchronous Buck Output

The ratio of the feedback resistors can be calculated based on equation 20.

 $\frac{R_{FBI}}{R_{FB2}} = \left(\frac{V_{OUT(ADJ)}}{1.25 \ V} - 1\right) \tag{20}$ 

#### Synchronous Buck Output Inductor (L2)

Equation 21 can be used to calculate a range of values for the output inductor for the synchronous buck regulator. Slope compensation ( $S_{\rm F2}$ ) can be calculated using equation 22.

$$\frac{V_{OUT(ADJ)}}{2 \times S_{E2}} \le L2 \le \frac{V_{OUT(ADJ)}}{S_{E2}} \tag{21}$$

$$S_{E2} = 3.063 \times 10^{-4} \times f_{OSC} + 0.0175$$
 (22)

When working with equations 21 and 22,  $f_{OSC}$  is in kHz,  $S_{E2}$  is in A/µs, and L2 will be in µH.

If equation 21 yields an inductor value that is not a standard value, then the next closest available value should be used. The final inductor value should allow for 10%-20% of initial tolerance and 20%-30% for inductor saturation.

The inductor should not saturate given the peak current at overload according to equation 23.

$$I_{PEAK2} = 2.4 A - \frac{S_{E2} \times V_{OUT(ADJ)}}{1.1 \times f_{OSC} \times 5.45 V}$$
 (23)

Once the inductor value is known, the ripple current can be calculated using equation 24.

$$\Delta I_{L2} = \frac{(5.35 \ V \times V_{OUT(ADJ)}) \times V_{OUT(ADJ)}}{f_{OSC} \times L2 \times 5.35 \ V}$$
(24)

### **Synchronous Buck Output Capacitance**

Within the first few PWM cycles, the deviation of  $V_{OUT(ADJ)}$  will depend mainly on the magnitude of the load step ( $\Delta I_{LOAD2}$ ), the value of the output inductor (L2), the output capacitance ( $C_{OUT(ADJ)}$ ), and the maximum duty cycle of the synchronous converter ( $D_{MAX2}$ ). Equations 25 and 26 can be used to calculate a minimum output capacitance to maintain 1.25 V within 1.2% of its target for a 400 mA load step.

$$C_{OUT(1V25)} \ge \frac{L2 \times (400 \text{ mA})^2}{2 \times V_{OUT(4DD)} \times (0.012 \times 1.25V) \times D_{MAX2}}$$
 (25)

$$D_{\text{MAX2}} = \left(\frac{1}{f_{\text{OSC}}} - 110 \text{ ns}\right) \times f_{\text{OSC}}$$
 (26)

After the load transient occurs, the output voltage will deviate from its nominal value until the error amplifier can bring the output voltage back to its nominal value. The speed at which the error amplifier will bring the output voltage back to its setpoint will depend mainly on the closed-loop bandwidth of the system. Selection of the compensation components (R<sub>Z2</sub>, C<sub>Z2</sub>, C<sub>P2</sub>) are discussed in more detail in the Synchronous Buck Compensation section of this datasheet.



Allegro recommends the use of ceramic capacitors for the synchronoous buck. The peak-to-peak voltage ripple of the synchronous buck ( $\Delta V_{OUT(ADLPP)}$ ) can be calculated with equation 27.

$$\Delta V_{VOUT(ADJ,PP)} = \frac{\Delta I_{L2}}{8 \times f_{OSC} \times C_{OUT(ADJ)}}$$
 (27)

### Synchronous Buck Compensation ( $R_{Z2}$ , $C_{Z2}$ , $C_{P2}$ )

Again, similar techniques as used with the pre-regulator can be used to compensate the synchronous buck.

For the synchronous buck, select 100 kHz for the crossover frequency ( $f_{C2}$ ) of the synchronous buck. Then, equation 28 can be used to calculate  $R_{72}$ .

$$R_{zz} = \frac{V_{OUT(ADJ)} \times 2\pi \times f_{C2} \times C_{OUT(ADJ)}}{1.25 \ V \times gm_{POWER2} \times gm_{FAZ}}$$
(28)

The series capacitor ( $C_{Z2}$ ) along with the resistor ( $R_{Z2}$ ) set the location of the compensation zero. This zero should be placed no lower than ½ of the crossover frequency and should be kept to minimum value. Equation 29 can be used to estimate this capacitor value.

$$C_{zz} > \frac{4}{2\pi \times R_{zz} \times f_{cz}}$$
 (29)

Allegro recommends adding a small capacitor ( $C_{P2}$ ) in parallel with the series combination of  $R_{Z2}/C_{Z2}$  to roll off the error amp gain at high frequency. This capacitor usually helps reduce LX2 pulse-width jitter, but if too large, it will also decrease the loop's phase margin.

Allegro recommends using this capacitor to set a pole at approximately  $8\times$  the loop's crossover frequency ( $f_{C2}$ ), as shown in equation 30. If a non-standard capacitor value results, use the next higher available value.

$$C_{P2} \approx \frac{1}{2\pi \times R_{Z2} \times 8 \times f_{C2}} \tag{30}$$

Allegro's Excel-based design tool accepts specifications for the synchronous buck and recommends values for both the power and compensation components. The synchronous buck bode plot in Figure 29 was generated with this tool. The bandwidth of this system ( $f_{C2}$ ) is 90 kHz, the phase margin (PM2) is 56 degrees, and the gain margin (GM2) is 17 dB.



Figure 29: Bode Plot for the Sync. Buck at 1.25 V<sub>OUT</sub>

 $R_{Z2}$  = 6.81 k $\Omega$ ,  $C_{Z2}$  = 1.5 nF,  $C_{P2}$  = 47 pF L2 = 4.7  $\mu$ H,  $C_{OUT(ADJ)}$  = 3 × 10  $\mu$ F/16 V/1206

### **Synchronous Buck Soft-Start and Hiccup Timing**

The soft-start time of the synchronous buck is determined by the value of the capacitance at the soft-start pin  $(C_{SS2})$ .

If the A4408 is starting into a very heavy load, a very fast soft-start time may cause the regulator to exceed the pulse-by-pulse overcurrent threshold. To avoid prematurely triggering hiccup mode, the soft-start time ( $t_{\rm SS2}$ ) should be calculated according to equation 31,

$$t_{SS2} = V_{OUT(ADJ)} \times \frac{C_{OUT(ADJ)}}{I_{C(OUT)}}$$
(31)

where  $V_{OUT(ADJ)}$  is the output voltage,  $C_{OUT(ADJ)}$  is the output capacitance,  $I_{C(OUT)}$  is the amount of current allowed to charge the output capacitance during soft-start (recommend 75 mA <  $I_{C(OUT)} < 150$  mA). Higher values of  $I_{C(OUT)}$  result in faster soft-start times and lower values of  $I_{C(OUT)}$  ensure that hiccup mode is not falsely triggered. For the synchronous buck, Allegro recommends starting the design with an  $I_{C(OUT)}$  of 100 mA and increasing it only if the soft-start time is too slow.

Then,  $C_{SS2}$  can be selected based on equation 32,

$$C_{SS2} > \frac{I_{SS2(SU)} \times t_{SS2}}{1.25 V}$$
 (32)



If a non-standard capacitor value for  $C_{SS2}$  is calculated, the next larger value should be used.

The voltage at the soft-start pin will start from 0 V and will be charged by the soft-start current ( $I_{SS2(SU)}$ ). However, PWM switching will not begin instantly because the voltage at the soft-start pin must rise above the soft-start offset voltage ( $V_{SS2(OFFS)}$ ). The soft-start delay ( $t_{SS2(DLY)}$ ) can be calculated using equation 33,

$$t_{SS2(DLY)} = C_{SS2} \times \left(\frac{V_{SS2(OFFS)}}{I_{SS2(SU)}}\right) \tag{33}$$

When the A4408 is in hiccup mode, the soft-start capacitor sets the hiccup period. During a startup attempt, the soft-start pin charges the soft-start capacitor with  $\rm I_{SS2(SU)}$  and discharges the same capacitor with  $\rm I_{SS1(HIC)}$  between startup attempts.

#### **Linear Regulators**

The three linear regulators only require a single ceramic capacitor located near the A4408 to ensure stable operation. The range of acceptable values is shown in the Electrical Characteristics table. A  $2.2 \mu F$  capacitor per regulator is a good starting point.

As the LDO outputs are routed throughout the PCB, it is recommended that a 0.1  $\mu$ F/0603 ceramic capacitor be placed as close as possible to each load point for local filtering and high-frequency noise reduction.

Also, since the V5P output may be used to power remote circuitry, its load may include external wiring. The inductance of this wiring will cause LC-type ringing and negative spikes at the V5P pin if a "fast" short-to-ground occurs. It is recommended that a small Schottky diode be placed close to the V5P pin to limit the negative voltages, as shown in the Applications Schematic. The MSS1P5 (or equivalent) is a good choice.

### Internal Bias (V<sub>CC</sub>)

The internal bias voltage should be decoupled at the VCC pin using a 1  $\mu F$  ceramic capacitor. It is not recommended to use this pin as a source.

### Signal Pins (NPOR, POK5V, FF0, FF1)

The A4408 has many signal-level pins. The NPOR, POK5V, FF0, and FF1 are open-drain outputs and require external pull-up resistors. Allegro recommends sizing the external pull-up resistors so each pin will sink less than 2 mA when it is a logic



low.

### RC Snubber Calculations (R<sub>SNUBx</sub>, C<sub>SNUBx</sub>)

Allegro strongly recommends including provisions for RC snubbers from LX1, LX2, and LXb to ground, as shown in the Applications Schematic. The LX1 and LX2 snubbers are required to meet automotive EMC requirements. The LXb snubber may be needed to reduce system noise when  $\rm V_{\rm VIN}$  is less than 7 V and the boost MOSFET (LG pin) starts switching. If the A4408 is used in buck-only mode, the LXb snubber is not necessary. A simple method to calculate the RC snubber component values is presented here.

Use the tip-and-barrel technique on a oscilloscope probe to measure the frequency of the turn-on ringing of the LX node without an RC snubber. The oscilloscope bandwidth must be set to its maximum, at least 200 MHz. The tip-and-barrel oscilloscope probe technique is show in Figure 30. Typical LX ringing and frequency without a snubber are shown in Figure 31.



Figure 30: Measuring LX ringing with tip-and-barrel



### Figure 31: Typical LX1 ring frequency at turn-on without a snubber and $V_{VIN}$ = 12 V: $f_{RING}$ = 192 MHz

After the ring frequency has been measured, the total capacitance at the LX node must be estimated. For the buck-boost preregulator, the LX1 pin (5 to 10 pF), the PCB (10 to 30 pF), and the asynchronous diode will all contribute to the capacitance. The asynchronous diode junction capacitance (~70 pF at 12  $V_{\rm R})$  is usually shown in the datasheet, as shown in Figure 32.

For the synchronous buck, there is no external diode, so the total capacitance will consist of the LX2 pin, the internal synchronous MOSFET (10 to 20 pF), and the PCB.



Figure 32: Typical diode junction capacitance

The total capacitance is calculated using equation 34,

$$C_{TOT} = C_{DIODE} + C_{LXI\_PIN} + C_{PCB}$$
 (34)  
= 70 pF + 7.5 pF + 20 pF = 97.5 pF

Knowing the ring frequency and the total capacitance, the inductive component of the ringing can be calculated using equation 35.

$$L_{RING} = \frac{1}{4 \times \pi^{2} \times f_{RING}^{2} \times C_{TOT}}$$

$$L_{RING} = \frac{1}{4 \times \pi^{2} \times 192 \text{ MHz}^{2} \times 97.5 \text{ pF}} = 7.05 \text{ nH}$$
(35)

The snubber resistor is calculated using equation 36.

$$R_{SNUB} = \sqrt{\frac{L_{RING}}{C_{TOT}}}$$
 (36)

$$R_{SNUB} = \sqrt{\frac{7.05 \text{ nH}}{97.5 \text{ pF}}} = 8.66 \Omega \text{ (standard value)}$$

Finally, the snubber capacitor can be calculated using equa-



tion 37. If equation 37 results in a non-standard value, use the next higher standard value.

$$C_{SNUB} = \frac{1}{2.5 \times f_{RING} \times R_{SNUB}}$$
 (37)
$$C_{SNUB} = \frac{1}{2.5 \times 192 \text{ MHz} \times 8.66 \Omega} = 270 \text{ pF (standard)}$$

It is very important to calculate the power dissipated by the resistor at the maximum steady-state (DC) input operating voltage, using equation 38. Once the maximum power dissipation is known, an adequate component considering power derating at the maximum ambient temperature can be chosen. In this example,  $V_{VIN(MAX,DC)} = 18 \text{ V}$  and  $f_{OSC} = 2.2 \text{ MHz}$  is used.

$$P_{SNUB} = \frac{1}{2} \times C_{SNUB} \times V_{VIN}^2 \times f_{SW}$$
 (38)

$$P_{SNIJB} = \frac{1}{2} \times 270 \ pF \times 18 \ V^2 \times 2.2 \ MHz = 96 \ mW$$

To support 100 mW at high ambient temperature, a 1206 size resistor is needed. A 1206 size resistor can dissipate 250 mW up to 100°C and 100 mW (40%) up to almost 135°C, as shown in Figure 33.



Figure 33: Resistor power derating

#### versus ambient temperature

Figure 34 shows the LX waveform with the RC snubber components,  $8.66~\Omega + 270~pF$ —the 192 MHz high-frequency ringing has been eliminated.



Figure 34: LX1 waveform including an RC snubber consisting of 8.66  $\Omega$  + 270 pF



#### **PCB LAYOUT RECOMMENDATIONS**



**Figure 35: Charge Pump capacitor C1 and C2.** Place these components near pins 1, 2, 37, and 38.



Figure 36: Recommended placement and connection of the two charge pump capacitors.

1) Start the layout by placing these components near pins 1, 2, 37, and 38.





Figure 37: The most critical power component connections for the pre-regulator. Place these components onto the PCB layout after the charge pump capacitors.



Figure 38: Recommended placement and routing of the most critical power components.

- 1) All of these components must be on the same layer as the A4408 (U1).
- 2) Routing between these components must not be interrupted by other traces.
- 3) Input capacitors (C34, C3, C4, C5, and C6) are located very close to the VIN pins.
- 4) Minimize the total loop area from C34/C6/C5 through U1 + D1.
- 5) The six ground vias "North" of C3 are placed so they only conduct DC current.
- 6) The switch node trace (LX1) is very short and just wide enough to carry about 3 A.
- 7) High frequency currents passing through D1 are directly routed to C34, C6, C5, and C4.
- 8) The snubber components connect directly from the LX1 node to ground.





Figure 39: VREG capacitors (C8-C14) and PGND connections.

The VREG capacitors are the input bypass capacitors for the synchronous buck. Place these capacitors so the loop from the VREG to PGND is short and uninterrupted.



Figure 40: Recommended placement of the VREG capacitors and their PGND connection.

- 1) Place these components on the same layer as the A4408 (U1).
- 2) Minimize the loop from capacitors C8-C12 to the VREG pin and PGND pin.
- 3) The ground connection from the capacitors to the PGND pins is uninterrupted.
- 4) Connect the two PGND pins to the thermal pad (i.e. ground) under the A4408.
- 5) Note, the LX2 trace (pins 23 and 24) uses a via to avoid interrupting the PGND trace.







Figure 41: Recommended placement and routing of the Boost MOSFET and diode (Q1, D2), local bypass capacitors (C33, C35), and snubber components (RN3, CN3).

- 1) Minimize the hot loop between C33/C35 to D2 and to Q2.
- 2) Place a connection to the ground plane outside the hot loop (see 4 vias next to C35).
- 3) Include a thermal area on the bottom of the PCB (blue polygon) as thermal relief for Q1.





Figure 42: Synchronous buck output capacitors (C16-C18), snubber (RN2, CN2), and feedback resistor divider (RFB1, RFB2).



Figure 43: Recommended placement and routing of the synchronous buck inductor (L2), snubber (RN2, CN2), output capacitors (C16-C18), and feedback resistor divider (RFB1, RFB2).

- 1) Minimize the length and width of the LX2 trace. The width should accommodate 2.4 A<sub>MAX</sub>.
- 2) The LX2 trace is on the bottom layer so the VREG capacitors can connect directly to PGND.
- 3) The snubber is on the same layer as the inductor and is grounded at PGND.
- 4) The feedback trace (1V25/FB<sub>ADJ</sub>) is routed to the point of loading and after any filtering (B2).
- 5) If used, the feedback resistor divider (RFB1, RFB2) must be located near the FB<sub>ADJ</sub> pin.





Figure 44: LDO (V5P) output capacitor and negative clamp diode (C22, D5).



Figure 45: Recommended placement and routing of the LDO (V5P), output capacitor (C22), and negative clamp diode (D5).

- 1) Place the output capacitor and negative clamp diode close to the V5P output pin.
- 2) Connect these two components to the ground plane near the A4408.





Figure 46: The COMP1 (RZ1, CZ1, CP1) and COMP2 (RZ2, CZ2, CP2) components.





Figure 47: Recommended placement and routing of COMP1 and COMP2 components.

- 1) These components can by placed on the bottom of the PCB, near pins 9 and 20.
- 2) Place a via very close to pins 9 and 20.
- 3) Keep noisy traces, like LX1 and LX2, as far away as possible from these components.



Figure 48: The gate drive from LG (pin 33) to the boost MOSFET.



Figure 49: Recommended routing of the gate driver to the boost MOSFET.

- 1) It is best to keep the gate drive trace (LG) short and on the same layer as U1 and Q1 (i.e. no vias).
- 2) Here, the trace routes on the top layer and makes a short vertical run under L1.
- 3) The return path for the gate driver is layer #2, which is a ground plane.



#### INPUT/OUTPUT STRUCTURES



#### PACKAGE OUTLINE DRAWING

#### For Reference Only – Not for Tooling Use

(Reference Allegro DWG-0000379, Rev. 3 and JEDEC MO-153 BDT-1)
Dimensions in millimeters
NOT TO SCALE

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown



Figure 50: Package LV, 38-Pin eTSSOP



### A4408

# Adjustable Frequency Buck or Buck-Boost Pre-Regulator with Synchronous Buck, 3 Internal LDOs, Watchdog Timer, NPOR, and FF0/FF1

#### **Revision History**

| Number | Date               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | September 23, 2016 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1      | January 27, 2017   | Updated Transconductance max value (page 8, 2nd condition), Pulse-by-Pulse Current Limit max value (page 9, 2nd condition), Low-Side MOSFET Leakage max value (page 10, 2nd condition), Transconductance min and max values (page 10, 1st condition), High-Side MOSFET Pulse-by-Pulse Current Limit max value (page 11). Deleted High-Side MOSFET Pulse-by-Pulse Current Limit 2nd condition (page 11). Added footnote to Boost Duty Cycle (LG Pin) 1st condition (page 8). |
| 2      | June 22, 2017      | Added Input/Output Structures (page 53).                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3      | September 12, 2017 | Corrected Minimum and Maximum Output Voltage symbols (page 8).  Added footnote to SS1 Delay and Ramp Time (page 9).  Added footnote to SS2 to V <sub>1V25</sub> Delay Time and V <sub>1V25</sub> Ramp Time (page 11).  Updated V <sub>1V25</sub> Ramp Time typical value (page 11).  Corrected t <sub>SS1(DLY)</sub> and t <sub>SS2(DLY)</sub> symbols (pages 30, 31, 39, 42).  Corrected equation 32 (page 41).  Corrected equation 33 (page 42).                          |
| 4      | September 29, 2017 | Updated Thermal Characteristics table (page 2).                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5      | October 4, 2017    | Corrected Hiccup Mode test conditions (page 9). Updated Adjustable Synchronous Buck Regulator section (page 20). Updated Bias Supply section (page 23).                                                                                                                                                                                                                                                                                                                     |
| 6      | January 23, 2018   | Updated V5 Current Limit minimum value (page 12).                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7      | January 31, 2019   | Minor editorial updates.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8      | July 30, 2019      | Updated Figure 18 (page 30)                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9      | September 5, 2019  | Updated Figure 18 (page 30)                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10     | September 18, 2019 | Updated Figure 18 (page 30)                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 11     | September 9, 2022  | Updated package drawing (page 54) and minor editorial updates                                                                                                                                                                                                                                                                                                                                                                                                               |
| 12     | September 26, 2023 | Updated V5P Tracking values (page 12)                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13     | November 8, 2023   | Updated product status to NND                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Copyright 2023, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

