The ALT80802 is a high-frequency switching regulator that provides constant output current to drive high-power LEDs. It integrates a power MOSFET for step-down or inverting buck-boost conversion. With current-mode control and simple external compensation, the ALT80802 can achieve fast transient response.

The wide input range of 3.8 to 50 V makes the ALT80802 suitable for a wide range of lighting applications, including those in an automotive input environment. The device rating also enables a simple solution for driving 3 to 4 WLEDs in buck-boost configuration—a very common application requirement for automotive lighting applications.

The ALT80802 is designed to aid in EMC/EMI design by frequency dithering, soft freewheel diode turn-off, and well-controlled switch node slew rates. A programmable oscillator allows the ALT80802 to switch outside EMI-sensitive frequency bands such as the AM band.

With current-mode control and simple external compensation, the ALT80802 can achieve fast transient response. The control loop of the ALT80802 is designed for PWM dimming operation to achieve low dimming on-time and low turn-on overshoot. In buck-boost operation, the ALT80802 reduces the current overshoot normally caused by right half plane zero effect during a PWM dimming turn-off transient.

Extensive protection features of the ALT80802 include pulse-by-pulse current limit, hiccup mode short-circuit protection, open/short freewheeling diode protection, BOOT open/short voltage protection, VIN undervoltage lockout, and thermal shutdown. Also, it includes internal clamp to prevent output voltage runaway if output LED string is opened in buck-boost operation.

The ALT80802 is available in industry-standard 10 pin DFN-package with thermal pad and wettable flank.
ALT80802

Wide Input Voltage, Adjustable Frequency, Buck or Buck-Boost 2 Amp LED Driver

SPECIFICATIONS

SELECTION GUIDE

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Package</th>
<th>Packing [1]</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALT80802KEJJTR</td>
<td>10-pin DFN with thermal pad and wettable flank</td>
<td>1500 pieces per 7-inch reel</td>
</tr>
</tbody>
</table>

[1] Contact Allegro for additional packing options.

ABSOLUTE MAXIMUM RATINGS [2]

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Notes</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage</td>
<td>$V_{IN}$</td>
<td></td>
<td>$-0.3$ to $55$</td>
<td>V</td>
</tr>
<tr>
<td>Switch Node Voltage</td>
<td>$V_{SW}$</td>
<td>$t &lt; 250$ ns</td>
<td>$-0.3$ to $V_{IN} + 0.3$</td>
<td>V</td>
</tr>
<tr>
<td>Bootstrap Pin to Switch Node</td>
<td>$V_{BST-SW}$</td>
<td></td>
<td>$-0.3$ to $6$</td>
<td>V</td>
</tr>
<tr>
<td>VSS to GND</td>
<td>$V_{GND-VSS}$</td>
<td>Limits output to $-20$ V</td>
<td>$-0.3$ to $20$</td>
<td>V</td>
</tr>
<tr>
<td>EN, FREQ, CS, FFn With respect to VSS pin</td>
<td>$V_{GND-VSS}$</td>
<td></td>
<td>$-0.3$ to $V_{IN} + 0.3$</td>
<td>V</td>
</tr>
<tr>
<td>All other pins With respect to VSS pin</td>
<td></td>
<td></td>
<td>$-0.3$ to $6$</td>
<td>V</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>$T_J$</td>
<td></td>
<td>$-40$ to $150$</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$T_{stg}$</td>
<td></td>
<td>$-40$ to $150$</td>
<td>°C</td>
</tr>
</tbody>
</table>

[2] Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC Input voltage</td>
<td>$V_{IN}$</td>
<td>GND connected to VSS</td>
<td>6 to 36</td>
<td>V</td>
</tr>
<tr>
<td>Transient Input Voltage</td>
<td>$V_{IN}$</td>
<td>GND connected to VSS</td>
<td>3.8 to 50</td>
<td>V</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>$T_J$</td>
<td></td>
<td>$-40$ to $150$</td>
<td>°C</td>
</tr>
</tbody>
</table>

THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction-to-Ambient Thermal Resistance</td>
<td>$R_{JA}$</td>
<td>DFN-10 (EJ) package on 4-layer PCB based on JEDEC standard</td>
<td>45</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

## Table of Contents

- **Features and Benefits** ........................................................... 1
- **Description** ........................................................................ 1
- **Applications** ........................................................................ 1
- **Package** ............................................................................. 1
- **Simplified Schematics** ............................................................ 1
- **Specifications** ....................................................................... 2
- **Selection Guide** ................................................................. 2
- **Absolute Maximum Ratings** ................................................... 2
- **Recommended Operating Conditions** ..................................... 2
- **Functional Block Diagram** ....................................................... 3
- **Pinout Diagram and Terminal List** .......................................... 5
- **Electrical Characteristics** ....................................................... 6
- **Fault Table** .......................................................................... 8
- **Functional Description** ........................................................... 9
  - **Overview** ......................................................................... 9
  - **PWM Control** ................................................................... 9
  - **Error Amplifier** .................................................................. 9
  - **Slope Compensation** ........................................................... 10
  - **Internal Regulator** ............................................................... 10
  - **Enable and PWM Dimming** .................................................... 10
  - **Undervoltage Lockout (UVLO)** ............................................. 10
  - **Startup and Shutdown** .......................................................... 10
  - **MOSFET Driver and Bootstrap Capacitor** ............................. 10
- **Frequency Dithering** ............................................................ 11
- **Pulse-by-Pulse Current Limit** ................................................ 11
- **Switch Overcurrent Protection and Hiccup Mode** ............... 11
- **Secondary Switch Overcurrent Protection** ............................ 11
- **BOOT Capacitor Protection** .................................................. 11
- **Freewheeling Diode Protection** ............................................. 11
- **Output Overcurrent Protection** .............................................. 12
- **Output Overvoltage Protection** ............................................. 12
- **Thermal Shutdown** ............................................................... 12
- **Applications Information** ...................................................... 13
  - **Setting the Switching Frequency** ......................................... 13
  - **Setting the Output Voltage** .................................................. 13
  - **Inductor** .......................................................................... 13
  - **Freewheeling Diode** ........................................................... 14
  - **Input Capacitor** ................................................................ 14
  - **Output Capacitor** ............................................................... 15
  - **Compensation Components** ............................................... 15
  - **Design Example** ............................................................... 18
  - **Typical Application Schematics** .......................................... 21
  - **PCB Component Placement and Routing** ............................... 22
  - **Buck LED Driver** ............................................................... 22
  - **Buck-Boost LED Driver** ....................................................... 24
  - **Application Circuit Examples** ............................................ 26
- **Package Outline Drawing** ...................................................... 33

---

**Figure 3: Functional Block Diagram**
Pin Name | Pin Number | Description |
---|---|---|
VIN | 1 | Power input for the control circuits and the drain of the internal high-side N-channel MOSFET. Connect this pin to a power source. A high quality ceramic capacitor should be placed very close to this pin and GND. |
EN | 2 | Input for Enable and PWM dimming; rated up to $V_{\text{IN}}$ and logic-level compatible. |
FFn | 3 | Open-drain fault flag output which is pulled low in case of fault. Connect through an external pull-up resistor to the desired level. This pin should be left open if not used. |
FREQ | 4 | Frequency setting pin. A resistor, $R_{\text{FREQ}}$, from this pin to $V_{\text{SS}}$ sets the PWM switching frequency. See Table 2 to determine the value of $R_{\text{FREQ}}$. |
GND | 5 | Enable and fault flag ground reference. Connect to input supply ground. |
VSS | 6 | ALT80802 return. Connect to lowest circuit potential. This is input ground when configured as a buck converter and should be connected to the GND pin. It is the negative output when configured as a buck-boost converter. See typical application schematics for more detail. |
COMP | 7 | Output of the error amplifier and compensation node for the current-mode control loop. Connect a series RC network from this pin to $V_{\text{SS}}$ for loop compensation. See the Applications section of this datasheet for further details. |
CS | 8 | Feedback (negative) input to the error amplifier. Connect a resistor from this pin to $V_{\text{SS}}$ to program the output load current. |
SW | 9 | The source of the internal MOSFET. The output inductor ($L_O$) and cathode of the free-wheeling diode (D) should be connected to this pin. $L_O$ and D should be placed as close as possible to this pin and connected with relatively wide traces. |
BST | 10 | Bootstrap capacitor connection. A 0.22 µF or higher capacitor is recommended between this pin and SW pin. The voltage on this capacitor drives the internal MOSFET via the high side gate driver. |
## ELECTRICAL CHARACTERISTICS [1]: Valid for \( V_{\text{IN}} = 12 \, \text{V} \), \( V_{\text{EN}} = 2.5 \, \text{V} \), \( V_{\text{COMP}} = 1.4 \, \text{V} \), \( V_{\text{SS}} = \text{GND} \), \(-40^\circ \text{C} \leq T_J \leq 125^\circ \text{C} \), typical values at \( T_J = 25^\circ \text{C} \), unless otherwise specified

<table>
<thead>
<tr>
<th>Characteristics</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>GENERAL SPECIFICATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Input Voltage</td>
<td>( V_{\text{IN}} )</td>
<td>( V_{\text{EN}} \geq 2.5 , \text{V} ), ( V_{\text{IN}} ) with respect to ( V_{\text{SS}} )</td>
<td>3.8</td>
<td>12</td>
<td>50</td>
<td>V</td>
</tr>
<tr>
<td>VIN UVLO Start</td>
<td>( V_{\text{IN}(\text{START})} )</td>
<td>( V_{\text{IN}} ) rising, with respect to ( V_{\text{SS}} )</td>
<td>3.0</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>VIN UVLO Stop</td>
<td>( V_{\text{IN}(\text{STOP})} )</td>
<td>( V_{\text{IN}} ) falling, with respect to ( V_{\text{SS}} )</td>
<td>2.7</td>
<td>3.0</td>
<td>3.3</td>
<td>V</td>
</tr>
<tr>
<td>Supply Quiescent Current (( I_{\text{Q(SLEEP)}} ))</td>
<td>( V_{\text{EN}} = 0 , \text{V} )</td>
<td>–</td>
<td>11</td>
<td>20</td>
<td>( \mu \text{A} )</td>
<td></td>
</tr>
<tr>
<td><strong>PWM SWITCHING FREQUENCY</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>( f_{\text{SW}} )</td>
<td>( R_{\text{FSET}} = 8.06 , \text{k}\Omega )</td>
<td>1.8</td>
<td>2.0</td>
<td>2.2</td>
<td>MHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{\text{FSET}} = 41.2 , \text{k}\Omega )</td>
<td>360</td>
<td>400</td>
<td>440</td>
<td>kHz</td>
</tr>
<tr>
<td>Dither Frequency Sweep</td>
<td>( \Delta f_{\text{SW}} )</td>
<td>–</td>
<td>±5</td>
<td>–</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Dither Modulation Frequency</td>
<td>( f_{\text{MOD}} )</td>
<td>–</td>
<td>12</td>
<td>–</td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td><strong>THERMAL PROTECTION</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Thermal Shutdown Threshold ( {2} )</td>
<td>( T_{\text{TSD}} )</td>
<td>( T_J ) rising</td>
<td>–</td>
<td>170</td>
<td>–</td>
<td>( ^\circ \text{C} )</td>
</tr>
<tr>
<td>Thermal Shutdown Hysteresis ( {2} )</td>
<td>( T_{\text{HYS}} )</td>
<td>–</td>
<td>20</td>
<td>–</td>
<td>( ^\circ \text{C} )</td>
<td></td>
</tr>
<tr>
<td><strong>PULSE-WIDTH MODULATION (PWM)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Minimum On-Time</td>
<td>( I_{\text{ON(MIN)}} )</td>
<td>–</td>
<td>80</td>
<td>100</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Minimum Off-Time</td>
<td>( I_{\text{OFF(MIN)}} )</td>
<td>–</td>
<td>100</td>
<td>–</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td><strong>INTERNAL MOSFET</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MOSFET On Resistance</td>
<td>( R_{\text{DS(on)}} )</td>
<td>( V_{\text{BOOT-SW}} = 5 , \text{V} ), ( T_J = 25^\circ \text{C} ) ( {2} )</td>
<td>–</td>
<td>150</td>
<td>–</td>
<td>m( \Omega )</td>
</tr>
<tr>
<td><strong>ERROR AMPLIFIER</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current Sense Voltage</td>
<td>( V_{\text{CS}} )</td>
<td>( 3.8 , \text{V} \leq V_{\text{IN}} \leq 50 , \text{V} ), (-40^\circ \text{C} \leq T_J \leq 150^\circ \text{C} )</td>
<td>0.192</td>
<td>0.200</td>
<td>0.208</td>
<td>V</td>
</tr>
<tr>
<td>Current Sense Pin Bias Current</td>
<td>( I_{\text{CS}} )</td>
<td>–</td>
<td>–</td>
<td>100</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>Error Amplifier Voltage Gain</td>
<td>( A_{\text{VOL}} )</td>
<td>–</td>
<td>1000</td>
<td>–</td>
<td>V/V</td>
<td></td>
</tr>
<tr>
<td>Error Amplifier Transconductance</td>
<td>( g_{\text{m}} )</td>
<td>( I_{\text{COMP}} = \pm 3 , \mu \text{A} )</td>
<td>–</td>
<td>120</td>
<td>–</td>
<td>( \mu \text{A/V} )</td>
</tr>
<tr>
<td>Error Amplifier Min. Source Current [3]</td>
<td>( I_{\text{EA(SOURCE)}} )</td>
<td>( V_{\text{CS}} = 0.1 , \text{V} )</td>
<td>–</td>
<td>–13.6</td>
<td>–</td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>Error Amplifier Min. Sink Current [3]</td>
<td>( I_{\text{EA(SINK)}} )</td>
<td>( V_{\text{CS}} = 0.3 , \text{V} )</td>
<td>–</td>
<td>13.6</td>
<td>–</td>
<td>( \mu \text{A} )</td>
</tr>
</tbody>
</table>

[1] For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking).

[2] Ensured by design and characterization; not production tested.

[3] Minimum source and sink current is the minimum current ensured to be provided when COMP demands maximum sink/source current.

Continued on next page...
ELECTRICAL CHARACTERISTICS [1] (continued): Valid for $V_{IN} = 12$ V, $V_{EN} = 2.5$ V, $V_{COMP} = 1.4$ V, $VSS = GND$, $-40^\circ C \leq T_J \leq 125^\circ C$, typical values at $T_J = 25^\circ C$, unless otherwise specified

<table>
<thead>
<tr>
<th>Characteristics</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>CURRENT PROTECTION</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pulse-by-Pulse Switch Current Limit</td>
<td>$I_{LIM}$</td>
<td>Duty cycle 0 to 85%</td>
<td>3.5</td>
<td>5.5</td>
<td>6.5</td>
<td>A</td>
</tr>
<tr>
<td>Secondary Current Limit</td>
<td>$I_{LIM(SEC)}$</td>
<td>Hiccup after 2 counts</td>
<td>–</td>
<td>7.1</td>
<td>–</td>
<td>A</td>
</tr>
<tr>
<td>COMP to Current Sense</td>
<td>$G_{CS}$</td>
<td></td>
<td>–</td>
<td>9</td>
<td>–</td>
<td>A/V</td>
</tr>
<tr>
<td>Transconductance [2]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Slope Compensation</td>
<td>$S_{E(2MHz)}$</td>
<td>Measured at $f_{SW} = 2$ MHz</td>
<td>–</td>
<td>3.1</td>
<td>–</td>
<td>A/μs</td>
</tr>
<tr>
<td>Output Overcurrent</td>
<td>$V_{OCP}$</td>
<td>With respect to nominal $V_{CS}$ voltage</td>
<td>–</td>
<td>400</td>
<td>–</td>
<td>%</td>
</tr>
<tr>
<td>OVERVOLTAGE PROTECTION</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Output Voltage</td>
<td>$V_{OVP}$</td>
<td>GND – VSS, when in buck-boost topology</td>
<td>16</td>
<td>18</td>
<td>20</td>
<td>V</td>
</tr>
<tr>
<td>LOGIC ENABLE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EN Logic High Voltage</td>
<td>$V_{EN(H)}$</td>
<td>$V_{EN}$ with respect to GND</td>
<td>1.8</td>
<td>–</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>EN Logic Low Voltage</td>
<td>$V_{EN(L)}$</td>
<td>$V_{EN}$ with respect to GND</td>
<td>–</td>
<td>–</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>EN Hysteresis</td>
<td>$V_{EN(HYS)}$</td>
<td>– 100 mV</td>
<td>–</td>
<td>100</td>
<td>–</td>
<td>mV</td>
</tr>
<tr>
<td>EN Pin Pull-Down Resistance</td>
<td>$R_{ENPN}$</td>
<td>$V_{EN} = 5$ V</td>
<td>–</td>
<td>80</td>
<td>–</td>
<td>kΩ</td>
</tr>
<tr>
<td>Maximum PWM Dimming Off Time</td>
<td>$t_{PWML}$</td>
<td>Measured while EN = low, during dimming</td>
<td>12</td>
<td>20</td>
<td>–</td>
<td>ms</td>
</tr>
<tr>
<td>control, and internal references are</td>
<td></td>
<td>powered-on (exceeding $t_{PWML}$ results in</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>shutdown)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FAULT PIN (FFn)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fault Pull-Down Voltage</td>
<td>$V_{FFn(PD)}$</td>
<td>Fault condition asserted, pull-up current = 1 mA</td>
<td>–</td>
<td>–</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>Fault Pin Leakage Current</td>
<td>$I_{FFn(LKG)}$</td>
<td>Fault condition cleared, pull-up to 12 V</td>
<td>–</td>
<td>–</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>Cooldown Timer for Fault Retry</td>
<td>$t_{RETRY}$</td>
<td>Fault condition cleared, pull-up to 12 V</td>
<td>–</td>
<td>6</td>
<td>–</td>
<td>ms</td>
</tr>
<tr>
<td>Delay Timer for Reporting</td>
<td>$t_{OPEN}$</td>
<td>Open LED Fault</td>
<td>–</td>
<td>50</td>
<td>–</td>
<td>μs</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
[1] For input and output current        |        | specifications, negative current is defined as     |      |      |      |      |
|                                          |        | coming out of the node or pin (sourcing), positive |      |      |      |      |
|                                          |        | current is defined as going into the node or      |      |      |      |      |
|                                          |        | pin (sinking).                                      |      |      |      |      |
Table 1: Fault Table

<table>
<thead>
<tr>
<th>Failure Mode</th>
<th>Symptom Observed</th>
<th>Fault Flag Asserted?</th>
<th>Protection Mode</th>
<th>ALT80802 Response</th>
</tr>
</thead>
<tbody>
<tr>
<td>Inductor shorted</td>
<td>Dim light from LED</td>
<td>Yes</td>
<td>Hiccup</td>
<td>Internal MOSFET switch is shorted. Current spike trips secondary current limit after 2 counts. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
<tr>
<td>LED string open</td>
<td>No light from LED</td>
<td>Depends*</td>
<td>Clamp</td>
<td>In buck topology, IC continues to switch at maximum $t_{ON}$ (since this fault cannot be distinguished from $V_{IN}$ too low for LED forward drop). Output voltage, $V_{OUT}$ increases until it reaches input voltage, $V_{IN}$. Fault flag will be asserted if current sense pin voltage, $V_{CS}$, drops below 150 mV for more than 50 $\mu$s. In buck-boost topology, IC continues to switch at maximum $t_{ON}$. Output voltage $V_{OUT}$ keeps increasing until it is clamped to $V_{OVP}$. Fault flag will be asserted if current sense pin voltage, $V_{CS}$, drops below 150 mV for more than 50 $\mu$s.</td>
</tr>
<tr>
<td>LED string shorted</td>
<td>No light from LED</td>
<td>No</td>
<td>No</td>
<td>$V_{OUT}$ will be regulated to current sense voltage $V_{CS}$ (200 mV typical), no fault is detected.</td>
</tr>
<tr>
<td>LED string partially shorted</td>
<td>Some LEDs are not on</td>
<td>No</td>
<td>No</td>
<td>Normal operation, no fault is detected.</td>
</tr>
<tr>
<td>Diode open</td>
<td>Dim light from LED</td>
<td>Yes</td>
<td>Hiccup</td>
<td>Detects missing diode fault and shuts off switching. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
<tr>
<td>Diode shorted</td>
<td>No light from LED</td>
<td>Yes</td>
<td>Hiccup</td>
<td>Current spike trips SW secondary current limit. IC enters hiccup mode. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
<tr>
<td>Output capacitor shorted</td>
<td>No light from LED</td>
<td>Yes</td>
<td>Hiccup</td>
<td>IC unable to regulate LED current at $V_{OUT} = 0$ V. Switch current increases until it trips current limit protection. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
<tr>
<td>Output capacitor open</td>
<td>LED may flicker</td>
<td>Depends*</td>
<td>Depends</td>
<td>LED current ripple increases.</td>
</tr>
<tr>
<td>Sense resistor open</td>
<td>No light from LED</td>
<td>Yes</td>
<td>Hiccup</td>
<td>Output overcurrent protection is triggered. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
<tr>
<td>Sense resistor shorted</td>
<td>Dim light from LED</td>
<td>Yes*</td>
<td>Hiccup</td>
<td>SW current increases, which eventually trips pulse-by-pulse SW current limit. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
<tr>
<td>FSET resistor open</td>
<td>Dim light from LED</td>
<td>Yes</td>
<td>No</td>
<td>Operates at 772 kHz switching frequency. May hit thermal limit.</td>
</tr>
<tr>
<td>FSET resistor shorted</td>
<td>Dim light from LED</td>
<td>Yes</td>
<td>No</td>
<td>Operates at 772 kHz switching frequency. May hit thermal limit.</td>
</tr>
<tr>
<td>Boot capacitor open</td>
<td>Dim light from LED</td>
<td>Yes</td>
<td>Hiccup</td>
<td>IC triggers missing Boot protection. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
<tr>
<td>Boot capacitor shorted</td>
<td>No light from LED</td>
<td>Yes</td>
<td>Hiccup</td>
<td>IC triggers Boot shorted protection. IC enters hiccup mode with 6 ms retry timer.</td>
</tr>
</tbody>
</table>

Note (*)

- In case of LED current not in regulation, fault flag is asserted after approximately 50 $\mu$s timeout delay. In buck-boost topology, if binning resistors are used, fault flag may not be asserted during an open LED fault.
- If sense resistor is shorted with high resistance wire, protection may not be triggered.
**FUNCTIONAL DESCRIPTION**

**Overview**

The ALT80802 is a buck or buck-boost regulator that incorporates all the control and protection circuitry necessary to satisfy a wide range of LED driver applications. The device employs current-mode control to provide fast transient response, simple compensation, and excellent stability.

The ALT80802 is designed to satisfy the most demanding automotive applications. Extensive protection features prevent the device and the external components from most of the common fault conditions. Care was taken when defining the device pinout to optimize protection against adjacent pin-to-pin short circuits and pin-to-ground (VSS) short circuits.

**PWM Control**

A high-speed PWM comparator, with minimum on-time less than 100 ns, is included in the ALT80802. The inverting input of the comparator is connected to the output of the error amplifier. The non-inverting input is connected to the current sense signal.

At the beginning of each PWM cycle, the clock signal sets the PWM flip-flop and the internal power MOSFET is turned on. When the current sense signal rises above the error amplifier voltage (COMP pin voltage), the comparator resets the PWM flip-flop and the high-side MOSFET is turned off.

If current sense signal is still higher than the error amplifier voltage before the next clock on signal, the PWM flip-flop will not be set and the next PWM cycle is skipped to prevent output overcharged. This pulse-skipping mode of operation usually happens at high input voltage and low output voltage when extremely small duty cycle is required. Note that in pulse-skipping mode, output ripple will be much higher.

In buck topology, the device will start to pulse skip when:

\[ \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f_{SW}} < t_{ON(MIN)} \]

In buck-boost topology, the device will start to pulse skip when:

\[ \frac{V_{OUT}}{V_{IN} + V_{OUT}} \times \frac{1}{f_{SW}} < t_{ON(MIN)} \]

where \( f_{SW} \) is the switching frequency and \( t_{ON(MIN)} \) is the minimum on-time.

If the current sense signal is lower than the error amplifier voltage for the entire PWM cycle, the PWM flip-flop will be reset 100 ns before the next PWM cycle. This maximum on-time mode of operation means the regulator is in dropout region where output cannot be regulated up to its target value. LED cannot be turned on if output voltage cannot reach to its turn-on threshold.

In buck topology, the device will be in dropout region when:

\[ \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f_{SW}} > t_{OFF(MAX)} \]

In buck-boost topology, the device will be in dropout region when:

\[ \frac{V_{OUT}}{V_{IN} + V_{OUT}} \times \frac{1}{f_{SW}} > t_{OFF(MAX)} \]

where \( f_{SW} \) is the switching frequency and \( t_{OFF(MAX)} \) is the maximum on-time.

It is recommended to keep \( V_{IN} \) above dropout region to avoid LED brightness change. ALT80802 does not support dropout region operation with PWM dimming.

**Error Amplifier**

The primary function of the transconductance error amplifier is to regulate the voltage at the CS pin. By connecting a CS resistor in series with the LED, output current is regulated. The negative input of the error amplifier is connected to the CS pin, and the positive input is connected to the internal reference voltage of 200 mV. The voltage difference between the two inputs is amplified to charge or discharge the compensation network connected to the COMP pin.

To stabilize the regulator, a series RC compensation network (RZ-CZ) must be connected from the error amplifier output (COMP pin) to VSS as shown in the typical application schematic. In most applications, an additional low-value capacitor (Cp) should be connected in parallel with the RZ-CZ compensation network to roll-off the loop gain at higher frequencies. However, if the Cp capacitor is too large, the phase margin of the regulator may be reduced. In most cases, a Cp value of 39 pF or less is recommended.

The minimum COMP voltage is clamped to 750 mV and its maximum is clamped to 1.5 V. COMP is internally pulled down to VSS during hiccup mode.
Slope Compensation

The ALT80802 incorporates internal slope compensation (S_{LD}) to allow PWM duty cycles above 50% for a wide range of input/output voltages and inductor values. The slope compensation signal is added to the sum of the current sense amplifier output and the PWM ramp offset. The amount of slope compensation scales with the maximum on-time (1/f_{SW} - t_{OFF(MIN)}) centered around 3.1 A/μs at 2 MHz. The value of the output inductor should be chosen such that S_{LD} is between 0.5× and 2× the down slope of the inductor current (S_{LD}).

Internal Regulator

An internal series-pass regulator (LDO) generates around 2.9 V for most of the internal circuits of the ALT80802. The power for this LDO is derived from V_{IN}. The LDO is in full regulation once V_{IN} is greater than 3.0 V.

Enable and PWM Dimming

The enable (EN) input allows the system to selectively turn on/off the ALT80802 control loop. The EN pin is rated to 55 V, so the EN pin can be connected directly to VIN if there is no suitable logic signal available to wake up the regulator.

An external logic signal can be applied to the EN pin to control the on/off of LED current. Average brightness of the LED is directly proportional to the duty cycle of the control signal. This technique is commonly known as PWM dimming.

When the EN pin is forced from high to low, the power MOSFET and the error amplifier are turned off, but the IC remains in standby mode. As a result, ALT80802 allows down to 15% of current to the output capacitor. This current is much higher than the output current as it also contains the input current portion in buck-boost topology. As a result, the output capacitor will be overcharged and an LED current spike will be seen. To reduce this current spike, the ALT80802 incorporates an internal bleeding circuit that will divert the extra current away from the LED during the PWM dimming turn-off period.

If EN is low for more than t_{PWML}, the IC enters shutdown mode to reduce power consumption. The next high signal on EN will initialize a full startup sequence before LED current starts to build. Note that this startup sequence is not present during PWM dimming operation.

The EN signal is referenced to the GND pin of the ALT80802. This allows the user to use system-referenced signals to this pin even when the output is configured as an inverting buck-boost regulator.

Undervoltage Lockout (UVLO)

An undervoltage lockout (UVLO) comparator monitors the voltage at the VIN pin (with reference to VSS) and keeps the regulator disabled if the voltage is below the lockout threshold (V_{IN(START)}). The UVLO comparator incorporates enough hysteresis (V_{IN(HYS)}) to prevent on/off cycling of the regulator due to IR drops in the VIN path during heavy loading or during startup.

Startup and Shutdown

If both V_{IN} and V_{EN} are higher than their thresholds, the IC starts up. The reference block starts first, generating stable reference voltages and currents, and then the internal regulator is enabled. The regulator provides stable supply for the remaining circuits.

Three events can shut down the IC: EN low, V_{IN} low, and thermal shutdown. In the shutdown procedure, the power MOSFET is turned off first to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down.

MOSFET Driver and Bootstrap Capacitor

The position of the internal N-channel power MOSFET requires special consideration when driving it. The source of this MOSFET is connected to the SW node and its voltage can be either close to V_{IN} or V_{SS}. For this reason, a floating gate charge driver is required. This driver requires a voltage greater than V_{IN} to ensure the MOSFET can be turned on.

A simple charge pump—consisting of an internal charge circuit, an external capacitor (BST capacitor), and the freewheeling diode—is required to power the high-side gate driver. The internal charge circuit is powered by V_{IN}. When the SW node is sufficiently below V_{IN}, the charge circuit will charge the BST capacitor to around 5 V with respect to the SW node. This BST voltage is used to turn the high-side MOSFET on. As the SW node rises, the

Wide Input Voltage, Adjustable Frequency, Buck or Buck-Boost 2 Amp LED Driver

Allegro MicroSystems, LLC
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
BST capacitor will maintain the BST pin at 5 V above SW, ensuring sufficient voltage to keep the MOSFET on.

Also, the BST charge circuit incorporates its own UVLO of 1.8 V rising and 0.4 V hysteresis. When BST voltage (with respect to SW pin) is less than UVLO, the power MOSFET is turned off.

**Frequency Dithering**

The ALT80802 includes a dithering function, which changes the switching frequency within a certain frequency range. By shifting the switching frequency of the regulator in a triangle fashion around the programmed switching frequency, the overall system noise magnitude can be greatly reduced.

The dithering sweep is internally set at ±5%. The switching frequency will ramp from a low of 0.95 times the programmed frequency to a high of 1.05 times the programmed frequency. The rate or modulation at which the frequency sweeps is governed by an internal 12 kHz triangle pattern.

**Pulse-by-Pulse Current Limit**

A high-bandwidth current sense amplifier monitors the current in the power MOSFET. The current signal is supplied to the PWM comparator and overcurrent comparator. If the MOSFET current exceeds I\text{\textsubscript{LIM}}, the MOSFET will be turned off. This protects the MOSFET from excessive current and possible damage.

**Switch Overcurrent Protection and Hiccup Mode**

A switch overcurrent (OC) counter and hiccup mode circuit protect the regulator when the output of the regulator is shorted to VSS (shorting output capacitor) or when the load current is too high (shorting CS resistor).

The OC counter is enabled and begin counting every clock cycle when COMP pin voltage, V\text{COMP}, is clamped at its maximum voltage. If V\text{COMP} remains at its maximum voltage, the counter keeps counting pulses from the overcurrent comparator. If V\text{COMP} decreases, the OC counter is cleared. If the OC counter reaches 120 counts, a hiccup latch is set, and the part enters hiccup mode.

In hiccup mode, the COMP pin is quickly pulled down by a relatively low resistance (4 kΩ). Switching is halted for 6 ms to provide time for the device to cool down. The FFn pin is pulled low to indicate a fault condition. After the hiccup off time expires, the device begins a startup sequence. If the fault condition remains, another hiccup cycle occurs. If the fault has been removed, the device starts up normally and the output automatically recovers to target value.

**Secondary Switch Overcurrent Protection**

If the switch current continues to rise during the OC counting period, a secondary switch current limit of 7.1 A can be reached and the power MOSFET is turned off. If this secondary overcurrent is detected for more than 1 clock cycle, the hiccup latch is set immediately, and the part enters hiccup mode. This usually happens when SW is shorted to VSS.

**BOOT Capacitor Protection**

The ALT80802 monitors the voltage across the BOOT capacitor to detect if the capacitor is missing or short-circuited. If the BOOT capacitor is missing, the device enters hiccup mode after 7 clock cycles. If the BOOT capacitor is shorted, the device enters hiccup mode after 120 clock cycles. If BOOT capacitor voltage is overcharged to more than 6.3 V, BOOT overvoltage protection is triggered, and the IC enters hiccup mode after 7 PWM cycles.

**Freewheeling Diode Protection**

If the freewheeling diode is missing or damaged (open), the SW pin is subjected to unusually high negative voltages. This negative voltage may cause the device to malfunction and could lead to damage. The ALT80802 includes protection circuitry to detect when the freewheeling diode is missing. If the SW pin is below −1.25 V for more than 50 ns, the device enters hiccup mode after detecting one missing diode fault. Also, if the freewheeling diode is shorted, the device experiences extremely high currents through the high-side MOSFET. If this occurs, the device triggers a secondary switch current limit and enters hiccup mode.

During a diode short-circuit fault in buck-boost topology, VIN is directly connected to VSS pin when the power MOSFET turns on. This might cause a voltage spike from VSS to GND. Note that the maximum rating for GND is −0.3 V with respect to VSS. If the V\text{SS} voltage spike is higher than GND, it may cause a logic error in the IC. As a result, for buck-boost topology, a Schottky diode must be connected between VSS to GND to clamp the voltage spike during this fault.

Note that the reverse breakdown voltage of the diode must be higher than the maximum output voltage (18 V) and the current rating should be higher than 500 mA.

![Figure 4: VSS to GND Positive Clamp in Buck-Boost Applications](image-url)
Output Overcurrent Protection

The ALT80802 provides an always-on output overcurrent protection that monitors CS pin voltage to protect against extremely high LED current. If CS pin voltage, $V_{CS}$, rises to 800 mV, the device enters hiccup mode immediately.

Output Overvoltage Protection in Buck-Boost

In buck-boost topology, during an open LED fault, output current drops to zero and the control loop will try to compensate the loss of current by demanding higher inductor current. Output voltage across the capacitor is charged up immediately. In the ALT80802, an 18 V Zener diode is placed between the positive output (GND) to the negative input of the error amplifier. When output voltage rises to over 18 V, the negative input of the error amplifier is charged up, forcing the inductor current to drop. In this way, output voltage can be clamped to 18 V.

However, if the part starts up with an open LED fault, it may take much longer time for the error amplifier to discharge the COMP pin voltage. This delay time may cause the output voltage to rise beyond 20 V, which is higher than the maximum rating for the IC. If inductor current happens to be at a high level, a large current may flow into the IC via the GND pin and the IC may be damaged. To prevent any damage to the IC, it is suggested to use an external circuit, as shown in Figure 5, to stop the switching event before high current flows into the GND pin.

Thermal Shutdown

The ALT80802 protects itself from overheating by means of an internal thermal monitoring circuit. If the junction temperature exceeds the thermal shutdown threshold ($T_{TSD}$, 170°C typical), the COMP pin will be pulled to VSS and the power MOSFET will be turned off. The ALT80802 will automatically restart when the junction temperature decreases more than the thermal shutdown hysteresis ($T_{HYS}$, 20°C typical).
APPLICATIONS INFORMATION

Setting the Switching Frequency

The switching frequency (fSW) of a regulator using the ALT80802 can be set by connecting a resistor from the FREQ pin (RFREQ) to VSS. The recommended RFREQ value for various switching frequencies can be obtained from Table 2:

<table>
<thead>
<tr>
<th>fSW (MHz)</th>
<th>RFREQ (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.5</td>
<td>6.34</td>
</tr>
<tr>
<td>2.0</td>
<td>8.06</td>
</tr>
<tr>
<td>1.8</td>
<td>8.87</td>
</tr>
<tr>
<td>1.5</td>
<td>10.7</td>
</tr>
<tr>
<td>1.0</td>
<td>16.2</td>
</tr>
<tr>
<td>0.8</td>
<td>20.5</td>
</tr>
<tr>
<td>0.5</td>
<td>33.2</td>
</tr>
<tr>
<td>0.4</td>
<td>41.2</td>
</tr>
<tr>
<td>0.3</td>
<td>56.2</td>
</tr>
<tr>
<td>0.2</td>
<td>84.5</td>
</tr>
<tr>
<td>0.2</td>
<td>619</td>
</tr>
</tbody>
</table>

RFREQ resistor can also be calculated with following equation:

Equation 5:

\[ R_{FREQ} = \frac{16.95}{f_{SW}} - 0.375 \]

where RFREQ is in kΩ and fSW is in MHz.

While the ALT80802 can switch at frequencies up to 2.5 MHz, care must be taken when operating at higher frequencies. The minimum controllable on-time for the ALT80802 is around 80 ns. This means that at higher frequencies, high input voltages, and low output voltages, pulse skipping may be seen.

Setting the Output Voltage

A resistor (RSENSE) from the CS pin to VSS sets the output current. The output current can be calculated with following equation:

Equation 6:

\[ I_{OUT} = \frac{V_{CS}}{R_{SENSE}} \]

The bias current of the CS is sufficiently low that allows for a series resistor between RSENSE and CS pin. This resistor allows the user to perform analog dimming. This can be useful for thermal foldback of the LED current or changing current based on binning resistors.

Figure 6 shows the application schematic for adjusting LED current based on binning resistors. In this schematic, R1 is in parallel with R3 and RBIN. These 3 resistors combining with R2 form a resistor divider that raises the voltage across the sense resistor.

![Figure 6: Application Circuit Example for Binning Resistors](image)

The regulated voltage across RSENSE can be calculated with the following equation:

Equation 7:

\[ V_{RSENSE} = V_C S \times \frac{R_2 + R_1 \parallel (R_3 + R_{BIN})}{R_2} \]

Output current can be calculated with the following equation:

Equation 8:

\[ I_{OUT} = \frac{V_{RSENSE}}{R_{SENSE}} \]

In this way, the regulated output current can be tuned by changing RBIN. Note that the purpose of R3 is to filter potential high frequency noise coming from the long LED string cable.

Inductor

To ensure that the inductor operates in continuous mode, the value of the inductor should be set such that half of the peak-to-peak inductor current is not greater than the average inductor current. In buck topology, the average inductor current is the average output current. In buck-boost topology, the average inductor current is the sum of average input current and output current.

As a result, for buck regulators, the following must be guaranteed:

Equation 9:

\[ L > \frac{V_{OUT} \times (1 - D_{min})}{2 \times I_{OUT} \times f_{SW}} \]
For buck-boost regulators, the following must be guaranteed:

Equation 10:

\[ L > \frac{V_{OUT} \times (1 - D_{\text{min}})^2}{2 \times I_{OUT} \times f_{SW}} \]

where \( D_{\text{min}} \) is the minimum duty cycle at maximum input voltage. To avoid subharmonic oscillation in the current-mode controlled regulators when duty cycle is greater than 50%, the inductor value should be set to match the slope compensation value at the designed frequency.

Slope compensation (\( S_E \)) will vary with switching frequency. \( S_E \) can be calculated with the following equation:

Equation 11:

\[ S_E = S_{E(2MHz)} \times \left( \frac{1}{2 MHz} - \frac{100 \, \text{ns}}{1 \, \text{MHz}} \right) \]

where \( S_E \) is in A/\( \mu \)s and \( f_{SW} \) is in MHz. The typical value of \( S_{E(2MHz)} \) is 3.1 A/\( \mu \)s.

For a stable system, the following is recommended:

Equation 12:

\[ 2 \times S_{LD} > S_E > 0.5 \times S_{LD} \]

where \( S_{LD} \) is the down slope of the inductor. For buck or buck-boost regulators:

Equation 13:

\[ S_{LD} = \frac{V_{OUT}}{L} \]

where \( L \) is the inductor value in \( \mu \)H.

As a result, the following must be guaranteed:

Equation 14:

\[ \frac{2 \times V_{OUT}}{S_E} > L > \frac{V_{OUT} \times V_{IN(min)}}{2 \times S_E} \]

The recommended inductor value based on \( S_E \) can be calculated using the following equation:

Equation 15:

\[ L = \frac{V_{OUT}}{S_E} \times \left( 1 - \frac{0.18}{D_{\text{max}}} \right) \]

where \( D_{\text{max}} \) is the maximum duty cycle at minimum input voltage. The current rating of the inductor should be higher than the peak current during operation.

For buck regulators, the peak inductor current can be calculated by:

Equation 16:

\[ I_{LPK} = I_{OUT} + \frac{V_{OUT}}{2 \times f_{SW} \times L} \left( 1 - \frac{V_{OUT}}{V_{IN(max)}} \right) \]

For buck-boost regulators, the peak inductor current can be calculated by:

Equation 17:

\[ I_{LPK} = I_{OUT} \times \left( 1 + \frac{V_{OUT}}{V_{IN(min)}} \right) + \frac{V_{OUT} \times V_{IN(min)}}{2 \times f_{SW} \times L \times (V_{IN(min)} + V_{OUT})} \]

The saturation current of the inductor should be higher than the pulse-by-pulse current limit of the IC (5.5 A typical).

**Freewheeling Diode**

The freewheeling diode allows the current in the inductor to flow to the load when the high-side switch is off. To reduce losses due to the diode forward voltage and recovery times, use a Schottky diode.

In buck topology, the voltage rating of the diode must be higher than the maximum input voltage. The average current rating of the diode must be higher than maximum output current. In buck-boost topology, the voltage rating of the diode must be higher than the maximum sum of input voltage and output voltage. The average current rating of the diode must be higher than maximum sum of output current and input current. Note that the peak current of the diode is the peak inductor current.

If the application requires PWM dimming, it is recommended to choose a diode with low reverse current \( I_R \). During PWM dimming off period, output capacitor voltage is discharged mostly by the reverse current of the diode, especially at high temperature. A smaller \( I_R \) helps to reduce voltage drop of the output capacitor.

**Input Capacitor**

Three factors should be considered when choosing the input capacitors. First, they must be chosen to support the maximum expected input voltage with adequate design margin.

Second, their RMS current rating must be higher than the expected RMS input current to the regulator. For simplification, choose the input capacitor with an RMS current rating greater than half of the load current. Generally, a MLCC capacitor can provide enough RMS current with low heat generation.

Third, they must have enough capacitance and a low enough ESR to limit the input voltage \( dv/dt \) to much less than the hysteresis of the VIN pin UVLO circuitry (350 mV (typ)) at maximum loading and minimum input voltage.
The input capacitor(s) must limit the voltage deviations at the VIN pin to something significantly less than the ALT80802 VIN pin UVLO hysteresis during maximum load and minimum input voltage.

For buck regulators, the minimum input capacitance can be calculated as:

Equation 18:

\[ C_{IN} > \frac{I_{OUT}}{4 \times \eta \times f_{SW} \times \Delta V_{IN}} \]

For buck-boost regulators, the minimum input capacitance can be calculated as:

Equation 19:

\[ C_{IN} > \frac{I_{OUT} \times D_{max}}{\eta \times f_{SW} \times \Delta V_{IN}} \]

where \( \Delta V_{IN} \) is the output capacitor voltage deviation, \( \eta \) is the estimated efficiency of the regulator. \( \Delta V_{IN} \) should be chosen to be much less than the hysteresis of the VIN pin, UVLO comparator (\( \Delta V_{IN} \leq 100 \text{ mV} \) is recommended).

Note that the DC bias on the capacitor can derate the capacitance value. For example, a 50 V, 4.7 \( \mu \text{F} \) rated ceramic capacitor can be less than 3 \( \mu \text{F} \) when 30 V DC bias is applied. Capacitance value can also change due to temperature. X7R capacitors are recommended for low capacitance variation over temperature.

In general, for 2 MHz applications, a 4.7 \( \mu \text{F} \) ceramic capacitor with X7R dielectric is sufficient.

**Output Capacitor**

The output capacitors filter the output voltage to provide an acceptable level of ripple voltage, and they store energy to help maintain voltage regulation during a transient event. The voltage rating of the output capacitors must support the output voltage with sufficient design margin.

The output voltage ripple (\( \Delta V_{OUT} \)) is a function of the output capacitor parameters: \( C_{OUT} \), ESR, and ESL.

For buck regulators, the output voltage ripple can be calculated by:

Equation 20:

\[ \Delta V_{OUT} = \Delta I_L \times ESR + \frac{V_{IN} - V_{OUT}}{L} \times ESL + \frac{\Delta I_L}{8 \times f_{SW} \times C_{OUT}} \]

For buck-boost regulators, the output voltage ripple can be calculated by:

Equation 21:

\[ \Delta V_{OUT} = I_{LPK} \times ESR + \frac{V_{OUT}}{L} \times ESL + \frac{I_{OUT} \times V_{OUT}}{f_{SW} \times (V_{IN} + V_{OUT}) \times C_{OUT}} \]

where \( \Delta I_L \) is the peak-to-peak inductor current, \( I_{LPK} \) is the peak inductor current.

To reduce the overall output ripple, it is recommended to use ceramic output capacitors, especially for buck-boost regulators. The ESR and ESL of the ceramic capacitors are virtually zero.

If ceramic output capacitors are used, for buck regulators, calculate:

Equation 22:

\[ \Delta V_{OUT} = \frac{\Delta I_L}{8 \times f_{SW} \times C_{OUT}} \]

For buck-boost regulators, calculate:

Equation 23:

\[ \Delta V_{OUT} = \frac{I_{OUT} \times V_{OUT}}{f_{SW} \times (V_{IN} + V_{OUT}) \times C_{OUT}} \]

In general, for 2 MHz applications, a 1 \( \mu \text{F} \) ceramic output capacitor with X7R dielectric is sufficient.

**Compensation Components**

The ALT80802 employs current-mode control for easy compensation and fast transient response. The system stability and transient response are controlled through the COMP pin. The COMP pin is the output of the internal transconductance error amplifier. A series capacitor-resistor combination sets a pole-zero pair to control the characteristics of the control system.
The objective of the selection of compensation components is to ensure a high DC gain and wide bandwidth for optimal small-signal transient response, and adequate margin to avoid instability. As an LED driver or current regulator, output current is the controlled target.

The small-signal loop can be modeled as shown in Figure 7, where the loop is broken into two blocks: power stage and error amplifier stage.

The power stage includes an inner current loop of the current-mode controller, C\text{OUT} and LED load. Although the peak inductor current is being controlled, to a first approximation for simplifying the equations, it is acceptable to use the output current I\text{OUT}.

The error amplifier stage includes a current sense resistor R\text{SENSE}, an error amplifier, and compensation components.

**Compensation Design for Buck Regulators**

The power stage DC gain can be calculated as:

\[ G_{PS} = \frac{\Delta I_{OUT}}{\Delta V_C} = G_{CS} \]

where G\text{CS} is the current sense gain of the current amplifier. The typical value of G\text{CS} is 9 A/V.

The output capacitor integrates the ripple current through the inductor, effectively forming a single pole with the output load. The pole f\text{(ps)} can be found at:

\[ f_{PS} = \frac{1}{2\pi \times R_{LED} \times C_{OUT}} \]

where R\text{LED} is the effective resistance for the LED when conducting target output current I\text{OUT}. The small signal LED resistance can be calculated as:

\[ R_{LED} = \frac{dV}{di} \]

Note that this dv and di can be found by the I-V curve of the LED. For example, if the target output current is 700 mA, dV and di are set around that level as shown in Figure 8.

There is also a zero in the power stage formed by the ESR of the output capacitor. However, if ceramic capacitors are used, this zero can be ignored.

For the error amplifier stage, the DC gain of the amplifier is 1000 V/V, and the transconductance g\text{m} value is 120 µA/V. The effective output impedance of the error amplifier R\text{O} can be given as:

\[ R_{O} = \frac{1000}{120 \times 10^{-6}} = 8.33 \text{ M\Omega} \]

The DC gain of the error amplifier is high enough to ensure good output current regulation. The gain is rolled off with a single pole formed by the output impedance of the amplifier R\text{O} and the capacitor C\text{Z} connected to the COMP pin. The position of this pole is:

\[ f_{P1(\text{ea})} = \frac{1}{2\pi \times R_{O} \times C_{Z}} \]

A zero is positioned at a higher frequency to cancel the effects of the power stage pole. This zero can be found at:

\[ f_{Z(\text{ea})} = \frac{1}{2\pi \times R_{Z} \times C_{Z}} \]
A second pole is needed to suppress high-frequency noise. It should be placed far away from the crossover frequency to have minimal effect on the control. This pole can be found at:

Equation 30:

\[ f_{P2(ea)} = \frac{1}{2\pi \times R_Z \times C_P} \]

The current sense resistor introduces a DC gain for the control loop, which can be calculated as:

Equation 31:

\[ G_{FB} = \frac{V_{CS}}{i_{OUT}} = R_{SENSE} \]

Overall loop response is the combination of the power stage and error amplifier stage. This feedback loop should be designed to have a suitable crossover frequency and phase margin.

\[ \text{Gain (dB)} = \text{Gain (dB)} + g_m(dB) + G_{FB}(dB) \]

\[ f_{Z(ea)} \]

\[ f_{P1(ea)} \]

\[ f_{P2(ea)} \]

\[ f_{C} \]

\[ f_{P(ps)} \]

\[ f_{RHPZ(ps)} = \frac{R_{LED} \times (1 - D)^2}{L \times D} \]

where \( L \) is the inductor in the power stage.

**Recommended Control Loop Design Strategy**

1. Choose a crossover frequency \( f_C \) to be 1/10 of the switching frequency \( f_{SW} \). However, the maximum \( f_C \) should be set below 75 kHz to have good noise suppression. For buck-boost regulators, cross-over frequency should be less than 1/5 of the right half plane zero frequency.

2. Calculate DC gain of the overall loop in dB, which is:

\[ G_{LOOP(dB)} = G_{PS(dB)} + g_m(dB) + G_{FB(dB)} \]

3. The estimated –20 dB/decade roll-off slew rate from the first amplifier pole to the crossover frequency will set the position of the pole \( f_{P1(ea)} \). Calculate the \( C_Z \) value.

4. Calculate the position of the power stage pole \( f_{P(ps)} \).

5. Set the error amplifier zero \( f_{Z(ea)} \) to be at the same frequency of the power stage pole. Calculate the \( R_Z \) value. If the power stage pole \( f_{P(ps)} \) is significantly higher than the crossover frequency (more than 5×), \( R_Z \) can be removed. However, \( R_Z \) is helpful in instant transient response.

6. Set the high frequency error amplifier pole to be higher than the error amplifier zero and calculate the \( C_p \) value. Typically, choose a \( C_p \) value between 22 pF and 39 pF.

7. If possible, test the overall loop bode plot of the system. Adjust the \( R_Z \) and \( C_Z \) to fine-tune the control loop crossover frequency and phase margin. Typically, phase margin should be more than 45 degrees to guarantee stability.
Design Example

Buck LED Driver

This example application is a buck LED driver using the ALT80802. The operating voltage range is 9 to 18 V, nominal input voltage is 12 V, and the target switching frequency is 2 MHz; the output load is 2 white LEDs (LUW CQAR) with 3 V forward voltage; target output current is 700 mA.

To set the output current to 700 mA, current sense resistor $R_{\text{SENSE}}$ is:

\[
R_{\text{SENSE}} = \frac{V_{\text{CS}}}{I_{\text{OUT}}} = \frac{200 \text{ mV}}{700 \text{ mA}} = 285 \text{ m}\Omega
\]

Note that 280 mΩ is the common resistor value with 1% accuracy. As a result, 280 mΩ is chosen.

The nominal duty cycle can be calculated as:

\[
D = \frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{6}{12} = 0.5
\]

To guarantee CCM operation over all input range, inductor $L$ must satisfy:

\[
L > \frac{V_{\text{OUT}} \times (1 - D_{\text{min}})}{2 \times I_{\text{OUT}} \times f_{\text{SW}}} = \frac{12 \times (1 - 0.33)}{2 \times 0.7 \times 2 \times 10^6} = 2.87 \mu\text{H}
\]

A 3.3 µH inductor can be selected. The down slope of the inductor can be calculated as:

\[
S_{\text{LD}} = \frac{V_{\text{OUT}}}{L} = \frac{6 \text{ V}}{3.3 \mu\text{H}} = 1.82 \text{ (A/µs)}
\]

\[
\frac{S_{\text{E}}}{S_{\text{LD}}} = \frac{3.1}{1.82} = 1.70
\]

The slope compensation to inductor down slope ratio is within the range of 0.5 to 2. As a result, the slope compensation should have little influence on the overall loop response.

Input capacitors and output capacitors are selected to the standard values of 4.7 µF and 1 µF.

For a 2 MHz design, the maximum crossover frequency should be set below 75 kHz. The crossover frequency can be set to 40 kHz in this application.

From LUW CQAR datasheet, the small signal LED resistance can be calculated as:

\[
R_{\text{LED}} = \frac{dV}{di} \approx 0.5 \Omega
\]

The power stage DC gain can be calculated as:

\[
\frac{\Delta I_{\text{OUT}}}{\Delta V_{\text{C}}} = G_{\text{CS}} = 9
\]

The current sense DC gain is:

\[
G_{\text{FB}} = \frac{V_{\text{CS}}}{I_{\text{OUT}}} = R_{\text{SENSE}} = 0.28
\]

The DC gain of the error amplifier is 1000 V/V.

The overall loop gain can be calculated as:

\[
\frac{\Delta I_{\text{OUT}}}{\Delta V_{\text{IN}}} = G_{\text{LOOP(ah)}} = 20 \log_{10} \frac{9 + 20 \log_{10} 0.28 + 20 \log_{10} 1000}{20 \log_{10} 68.02} = 68.02 \text{ dB}
\]

with estimated –20 dB/decade roll-off slew, the position of the first amplifier pole can be calculated as:

\[
f_{p1(ah)} = \frac{40 \text{ kHz}}{10^{6.92}} = 15.88 \text{Hz}
\]

The $C_Z$ value can be calculated as:

\[
C_Z = \frac{1}{2\pi R_0 \times f_{p1(ah)}} = \frac{1}{2\pi \times 8.33 \times 10^6 \times 11.90} = 1.3 \text{ nF}
\]

To match the standard capacitor value, a 1.5 nF $C_Z$ can be selected.

The power stage pole can be calculated as:

\[
f_{p(pe)} = \frac{1}{2\pi \times R_{\text{LED}} \times C_{\text{OUT}}} = \frac{1}{2\pi \times 0.7 \times 1 \times 10^{-6}} = 227 \text{ kHz}
\]

This power stage pole is at much higher frequency than the designed crossover frequency. As a result, $R_Z$ is not needed. However, to improve the instant response, a 2.49 kΩ resistor is selected.

For $C_P$, a typical value of 22 pF can be chosen to suppress high frequency noise.

If PWM binning applications, the binning circuit resistors and binning resistor selected by the design tools.
Wide Input Voltage, Adjustable Frequency, Buck or Buck-Boost 2 Amp LED Driver

Buck-Boost LED Driver

This example application is a buck-boost LED driver using the ALT80802. The operating voltage range is 6 to 18 V, nominal input voltage is 12 V, and the target switching frequency is 2 MHz; the output load is 4 white LEDs (LUW CQAR) with 3 V forward voltage; target output current is 350 mA.

To set the output current to 700 mA, current sense resistor $R_{\text{SENSE}}$ is:

$$ R_{\text{SENSE}} = \frac{V_{\text{CS}}}{I_{\text{OUT}}} = \frac{200 \text{ mV}}{350 \text{ mA}} = 571 \text{ m}\Omega $$

Equation 46:

Note that 560 mΩ is the common resistor value with 1% accuracy. As a result, 560 mΩ is chosen. The nominal output current with 560 mΩ is 357 mA.

The nominal duty cycle can be calculated as:

$$ D = \frac{V_{\text{OUT}}}{V_{\text{IN}} + V_{\text{OUT}}} = \frac{3 \times 4}{12 + 3 \times 4} = 0.5 $$

Equation 47:

To guarantee CCM operation over all input range, inductor $L$ must satisfy:

$$ L > \frac{V_{\text{OUT}} \times (1 - D_{\text{min}})^2}{2 \times I_{\text{OUT}} \times f_{\text{SW}}} = \frac{12 \times (1 - 0.4)^2}{2 \times 0.35 \times 2 \times 10^6} = 3.08 \mu\text{H} $$

Equation 48:

To reduce the output ripple, a 4.7 µH inductor can be selected. The down slope of the inductor can be calculated as:

$$ S_{\text{LD}} = \frac{V_{\text{OUT}}}{L} = \frac{12 \text{ V}}{4.7 \mu\text{H}} = 2.55 \text{ (A/µs)} $$

$$ \frac{S_F}{S_{\text{LD}}} = \frac{3.1}{2.55} = 1.22 $$

Equation 49:

The slope compensation to inductor down slope ratio is within the range of 0.5 to 2. As a result, the slope compensation should have little influence on the overall loop response.

Input capacitors and output capacitors are selected to be the standard values of 4.7 µF and 1 µF.

As a buck-boost regulator, crossover frequency should be less than 1/5 of the right half plane zero.

From the LUW CQAR datasheet, the small signal LED resistance can be calculated as:

Equation 50:

$$ R_{\text{LED}} = \frac{d_{\text{F}}}{d_{\text{I}}} \approx 0.9 \Omega $$

The right half plane zero of buck-boost regulators can be calculated as:

$$ f_{\text{RPHEZ(PD)}} = \frac{R_{\text{LED}} \times (1 - D)^2}{L \times D} = \frac{0.9 \times 0.5^2}{4.7 \times 10^{-6} \times 0.5} = 95.74 \text{ kHz} $$

As a result, the crossover frequency can be set at 20 kHz.

The power stage DC gain can be calculated as:

$$ \frac{\Delta I_{\text{OUT}}}{\Delta V_{\text{C}}} = \frac{1 - D}{1 + D} \times G_{\text{CS}} = \frac{0.5}{1.5} \times 9 = 3 $$

Equation 52:

The current sense DC gain is:

$$ G_{\text{FR}} = \frac{V_{\text{CS}}}{I_{\text{OUT}}} = R_{\text{SENSE}} = 0.56 $$

Equation 53:

The DC gain of the error amplifier is 1000 V/V.

The overall loop gain can be calculated as:

$$ G_{\text{LOO(PAB)}} = 20 \log_{10} 3 + 20 \log_{10} 0.56 + 20 \log_{10} 1000 = 64.51 \text{ dB} $$

With estimated –20 dB/decade roll-off slew, the position of the first amplifier pole can be calculated as:

$$ f_{\text{P1(ea)}} = \frac{20 \text{ kHz}}{10^{\frac{20}{20}}} = 11.89 \text{ Hz} $$

Equation 55:

The $C_Z$ value can be calculated as:

$$ C_Z = \frac{1}{2\pi \times R_{\text{O}} \times f_{\text{P1(ea)}}} = \frac{1}{2\pi \times 8.33 \times 10^6 \times 11.89} = 1.61 \text{ nF} $$

Equation 56:

To match the standard capacitor value, a 1.5 nF $C_Z$ can be selected.

The power stage pole can be calculated as:

$$ f_{\text{P1(ps)}} = \frac{1 + D}{2\pi \times R_{\text{LED}} \times C_{\text{OUT}}} = \frac{1 + 0.5}{2\pi \times 0.9 \times 1 \times 10^{-6}} = 265 \text{ kHz} $$

Equation 57:
This power stage pole is at much higher frequency than the designed crossover frequency. As a result, $R_Z$ is not needed. However, to improve the instant response, a 2.49 kΩ resistor is selected.

For $C_P$, a typical value of 22 pF can be chosen to suppress high frequency noise.

For PWM binning applications, the binning circuit resistors and binning resistor can be selected by the design tools.

To improve the EMI/EMC performance, a 100 nF capacitor should be placed between VIN and VSS to supply the Boot capacitor during boot charging transients. Note that this capacitor cannot be too large, or it will affect the output stability during VIN transients.
Wide Input Voltage, Adjustable Frequency, Buck or Buck-Boost 2 Amp LED Driver

TYPICAL APPLICATION SCHEMATICS

DC Input Voltage Range | 9-18 V
PWM Dimming Range (200 Hz) | 1%-100%

Figure 10: 2 MHz, 700 mA, 2 LEDs Buck LED Driver with Fault Flag and PWM Dimming

DC Input Voltage Range | 6-18 V
PWM Dimming Range (200 Hz) | 1%-100%

Figure 11: 2 MHz, 350 mA, 4 LEDs Inverting Buck-Boost LED Driver with Fault Flag and PWM Dimming
Buck LED Driver

A good PCB layout is critical for the ALT80802 to provide clean, stable output voltages. Figure 12 shows a typical ALT80802-based buck LED driver schematic with the critical power paths/loops. Figure 13 shows an example PCB component placement and routing with the same critical power paths/loops as shown in the schematic. Follow these guidelines to ensure a good PCB layout.

1. The high di/dt pulsating current loop for a buck regulator is formed by the ceramic input capacitor (C1 and C2), power MOSFET inside of the IC, and freewheeling diode (D1). These components must be closely placed with wide traces and the loop area must be minimized. Ideally, these components are all connected using only the top metal layer.

2. Another pulsating current loop is the boot charging path which includes the input capacitor (C1 and C2), boot charge capacitor (C4), and freewheeling diode. The current of this loop should be less than 300 mA, and the trace width should be set accordingly.

3. A 100 nF capacitor, C3, from VIN to GND provides a solid ground reference for the input of the internal LDO. This capacitor should be placed close to VIN pin and VSS pin of the IC.

4. VSS and GND pins should be tied together with a single solid ground plane. Note that to ensure the lowest junction temperature, multiple vias are recommended to connect the thermal pad to the bottom layer ground plane.

5. Compensation components, FSET resistor, and current sense resistors should be connected close to the IC with clean ground reference.

6. SW node is a high dv/dt node. This high dv/dt copper area should be minimized to reduce any voltage coupling to the other layers.

Figure 12: Typical Buck LED Driver Application with Critical Loops Shown
LOOP 1 (RED)
This loop contains the main switching frequency pulsating current during operation. The loop area should be minimized to reduce the loop inductance and noise antenna size.

The turn-on and turn-off of the power MOSFET will generate high di/dt transients. Parasitic inductance within this loop will cause oscillation during these transients. Also, the peak current in this loop can be as high as 5.5 A. It is recommended to use short and wide traces to reduce the parasitic inductance and resistance.

LOOP 2 (BLUE)
This loop contains pulsating current when the Boot capacitor is charged. The frequency of this pulsating current can also be as high as the switching frequency. The loop area should be minimized.

Figure 13: Example PCB Layout for Buck LED Driver Application
Buck-Boost LED Driver

Figure 14 shows a typical ALT80802-based buck-boost LED driver schematic with the critical power paths/loops. Figure 15 shows an example PCB component placement and routing with the same critical power paths/loops as shown in the schematic. Follow the following guidelines to ensure a good PCB layout.

1. The high di/dt pulsating current loop for a buck-boost regulator is formed by the ceramic input capacitor (C1 and C2), power MOSFET inside of the IC, freewheeling diode (D1), and the ceramic output capacitor (C7 and C8). These components need to be placed closely with wide traces and the loop area needs to be minimized. Ideally, these components are all connected using only the top metal layer.

2. Another pulsating current loop is the boot charging path which includes the VIN to VSS ceramic capacitor (C3), boot charge capacitor, and freewheeling diode. The current of this loop should be less than 300 mA, and the trace width should be set accordingly. The boot capacitor and the VIN to VSS ceramic capacitor should be connected as close as possible to the IC.

3. The solid ground reference for the IC is VSS instead of GND. In buck topology, these two pins should be tied together with a single solid ground plane. In buck-boost topology, these two pins are completely separated. The ground plane on the PCB should be tied to VSS pin and thermal pad of the IC. Note that to ensure the lowest junction temperature, multiple vias are recommended to connect the thermal pad to the bottom layer ground plane.

4. Compensation components, FSET resistor, and current sense resistors should be connected close to the IC with clean ground reference.

5. The clamping diode from VSS to GND should be connected close to these two pins.

6. SW node is a high dv/dt node. This high dv/dt copper area should be minimized to reduce any voltage coupling to the other layers.

Figure 14: Typical Buck-Boost LED Driver Application with Critical Loops Shown
LOOP 1 (RED)
This loop contains the main switching frequency pulsating current during operation. The loop area should be minimized to reduce the loop inductance and noise antenna size.

The turn-on and turn-off of the power MOSFET will generate high di/dt transients. Parasitic inductance within this loop will cause oscillation during these transients. Also, the peak current in this loop can be as high as 5.5 A. It is recommended to use short and wide traces to reduce the parasitic inductance and resistance.

LOOP 2 (BLUE)
This loop contains pulsating current when the Boot capacitor is charged. The frequency of this pulsating current can also be as high as the switching frequency. The loop area should be minimized.

Figure 15: Example PCB Layout for Buck-Boost LED Driver Application
**APPLICATION CIRCUIT EXAMPLES**

**Application 1: CHMSL with 10 Red LEDs**

**Figure 16: 2 MHz, 250 mA, 10 Red LEDs Inverting Buck-Boost LED Driver with Fault Flag**

**Application 1: Recommended Bill of Materials**

<table>
<thead>
<tr>
<th>Reference</th>
<th>Description</th>
<th>Manufacturer/Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>4.7 µF, ceramic capacitor, X7R, 50 V, 1210</td>
<td>Diodes Incorporated, PDS560-13</td>
</tr>
<tr>
<td>C2, C3, C8</td>
<td>100 nF, ceramic capacitor, X7R, 50 V, 0603</td>
<td>Diodes Incorporated, 1N5819HW-7-F</td>
</tr>
<tr>
<td>C4</td>
<td>220 nF, ceramic capacitor, X7R, 16 V, 0402 or 0603</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>C5</td>
<td>1.5 nF, ceramic capacitor, X7R, 16 V, 0603</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>C6</td>
<td>22 pF, ceramic capacitor, X7R, 16 V, 0603</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>C7</td>
<td>1 µF, ceramic capacitor, X7R, 50 V, 0805</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>R1</td>
<td>8.06 kΩ resistor, 1/10 W, 1%</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>R2</td>
<td>10 kΩ resistor, 1/10 W, 1%</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>R3</td>
<td>2.49 kΩ resistor, 1/10 W, 1%</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>R4</td>
<td>400 mΩ resistor, 1/2 W, 1%</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>R6</td>
<td>40.2 Ω resistor, 1/10 W, 1%</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>R7</td>
<td>100 Ω resistor, 1/10 W, 1%</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>D1</td>
<td>Diode, Schottky, 60 V, 5 A, 670 mV @ 5 A</td>
<td>Diodes Incorporated, PDS560-13</td>
</tr>
<tr>
<td>D2</td>
<td>Diode, Schottky, 40 V, 1 A, 410 mV @ 1 A</td>
<td>Diodes Incorporated, 1N5819HW-7-F</td>
</tr>
<tr>
<td>Q1</td>
<td>Transistor, NPN, 65 V, 0.1 A, SOT23</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>L1</td>
<td>Inductor, 4.7 µH, 9.8 A(sat), 15.32 mΩ (max)</td>
<td>Vishay, IHL4040DZER4R7M8A</td>
</tr>
</tbody>
</table>
**Application 1: Performance**

**System Efficiency with Full Brightness**

**LED Current Line Regulation**

**Switching Waveform**

- **Startup Waveform**
  - Vin 5V/div
  - LED 200mA/div
  - Time: 5ms/div

- **10% LED Dimming Waveform**
  - Vin 5V/div
  - EN 5V/div
  - LED 200mA/div
  - Time: 1ms/div

- **6-18 V Fast VIN Transient**
  - Vin 5V/div
  - Time: 500µs/div
Application 2: Buck-Boost LED Driver with Binning Resistor

<table>
<thead>
<tr>
<th>Reference</th>
<th>Description</th>
<th>Manufacturer/Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1</td>
<td>4.7 µF, ceramic capacitor, X7R, 50 V, 1210</td>
<td></td>
</tr>
<tr>
<td>C2, C3, C8</td>
<td>100 nF, ceramic capacitor, X7R, 50 V, 0603</td>
<td></td>
</tr>
<tr>
<td>C4</td>
<td>220 nF, ceramic capacitor, X7R, 16 V, 0402 or 0603</td>
<td></td>
</tr>
<tr>
<td>C5</td>
<td>1.5 nF, ceramic capacitor, X7R, 16 V, 0603</td>
<td></td>
</tr>
<tr>
<td>C6</td>
<td>22 pF, ceramic capacitor, X7R, 16 V, 0603</td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>1 µF, ceramic capacitor, X7R, 50 V, 0805</td>
<td></td>
</tr>
<tr>
<td>R1</td>
<td>8.06 kΩ resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>2.49 kΩ resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R3</td>
<td>2 kΩ resistor, 1/10 W, 1%</td>
<td></td>
</tr>
</tbody>
</table>

Figure 17: 2 MHz, 350 mA Inverting Buck-Boost LED Driver for 1-4 LEDs with Binning Resistor on LED Module
### Application 2: Recommended Bill of Materials (continued)

<table>
<thead>
<tr>
<th>Reference</th>
<th>Description</th>
<th>Manufacturer/Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>R4</td>
<td>120 Ω resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R5</td>
<td>120 Ω resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R6</td>
<td>820 mΩ resistor, 1/2 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R7</td>
<td>10 kΩ resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R8</td>
<td>40.2 Ω resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>Diode, Schottky, 60 V, 5 A, 670 mV @ 5 A</td>
<td>Diodes Incorporated, PDS60-13</td>
</tr>
<tr>
<td>D2</td>
<td>Diode, Schottky, 40 V, 1 A, 410 mV @ 1 A</td>
<td>Diodes Incorporated, 1N5819HW-7-F</td>
</tr>
<tr>
<td>Q1</td>
<td>Transistor, NPN, 65 V, 0.1 A, SOT23</td>
<td>On Semiconductor, BC846ALT1G</td>
</tr>
<tr>
<td>L1</td>
<td>Inductor, 4.7 µH, 9.8 A(sat), 15.32 mΩ (max)</td>
<td>Vishay, IHLP4040DZER4R7M8A</td>
</tr>
</tbody>
</table>

### Application 2: Performance

- **System Efficiency with Full Brightness**
- **LED Current Line Regulation**
- **Switching Waveform**
- **Startup Waveform**
- **10% LED Dimming Waveform**
- **6-18 V Fast VIN Transient**
Application 3: High Input Voltage Buck with 8 White LEDs

Input Range
<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>28-36 V</td>
<td></td>
</tr>
</tbody>
</table>

PWM Dimming Range (200 Hz) 5%-100%

Figure 18: 32 V<sub>IN</sub>, 400 kHz, 350 mA, 8 White LEDs Buck LED Driver with Fault Flag

Application 3: Recommended Bill of Materials

<table>
<thead>
<tr>
<th>Reference</th>
<th>Description</th>
<th>Manufacturer/Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1, C2, C8</td>
<td>4.7 µF, ceramic capacitor, X7R, 50 V, 1210</td>
<td></td>
</tr>
<tr>
<td>C3, C4, C9</td>
<td>100 nF, ceramic capacitor, X7R, 50 V, 0603</td>
<td></td>
</tr>
<tr>
<td>C5</td>
<td>220 nF, ceramic capacitor, X7R, 16 V, 0402 or 0603</td>
<td></td>
</tr>
<tr>
<td>C6</td>
<td>4.7 nF, ceramic capacitor, X7R, 16 V, 0603</td>
<td></td>
</tr>
<tr>
<td>C7</td>
<td>22 pF, ceramic capacitor, X7R, 16 V, 0603</td>
<td></td>
</tr>
<tr>
<td>R1</td>
<td>41.2 kΩ resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R2</td>
<td>10 kΩ resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R3</td>
<td>3.24 kΩ resistor, 1/10 W, 1%</td>
<td></td>
</tr>
<tr>
<td>R4</td>
<td>560 mΩ resistor, 1/4 W, 1%</td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>Diode, Schottky, 60 V, 5 A, 670 mV @ 5 A</td>
<td>Diodes Incorporated, PDS560-13</td>
</tr>
<tr>
<td>L1</td>
<td>Inductor, 47 µH, &gt;5 A(sat)</td>
<td></td>
</tr>
</tbody>
</table>
ALT80802

Wide Input Voltage, Adjustable Frequency, Buck or Buck-Boost 2 Amp LED Driver

Application 3: Performance

System Efficiency with Full Brightness

LED Current Line Regulation

Switching Waveform

Startup Waveform

20% LED Dimming Waveform

6-18 V Fast VIN Transient

VIN 10V/div
EN 5V/div
LED 200mA/div

Time: 500µs/div

VIn 10V/div
EN 5V/div
LED 200mA/div

Time: 2ms/div

VIn 10V/div
EN 5V/div

Time: 2ms/div

VIn 10V/div

Time: 500µs/div

VIN 10V/div
EN 5V/div
LED 200mA/div

Time: 2ms/div

VIn 10V/div
EN 5V/div
LED 200mA/div

Time: 2ms/div

VIn 10V/div
EN 5V/div
LED 200mA/div

Time: 2ms/div
Current Sense Block with NTC and Binning Resistor Example

Binning resistor values for LED current reduction

<table>
<thead>
<tr>
<th>BIN1</th>
<th>BIN2</th>
<th>BIN3</th>
</tr>
</thead>
<tbody>
<tr>
<td>LED Current</td>
<td>100%</td>
<td>90%</td>
</tr>
<tr>
<td>RBIN</td>
<td>Open</td>
<td>8.06 kΩ</td>
</tr>
</tbody>
</table>

Figure 19: 350 mA Inverting Buck-Boost LED Driver with Binning Resistor on LED Module
PACKAGE OUTLINE DRAWING

For Reference Only – Not for Tooling Use
(Reference JEDEC MO-229)
Dimensions in millimeters – NOT TO SCALE
Exact case and lead configuration at supplier discretion within limits shown

Figure 20: Package EJ, 10-Pin DFN with Exposed Thermal Pad and Wettable Flank
 ALT80802  
*Wide Input Voltage, Adjustable Frequency, Buck or Buck-Boost 2 Amp LED Driver*

**Revision History**

<table>
<thead>
<tr>
<th>Number</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>–</td>
<td>September 10, 2018</td>
<td>Initial release</td>
</tr>
</tbody>
</table>

Copyright ©2018, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro’s products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro’s product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:  

[www.allegromicro.com](http://www.allegromicro.com)