Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing #### **FEATURES AND BENEFITS** - Factory-programmed segmented linear temperature compensation (TC) provides ultralow thermal drift □ Sensitivity Error ±1% - □ Offset Error ±5 mV - On-board supply regulator with reverse-battery protection provides high immunity to Electrical Overstress (EOS) - Very fast response time (2 μs) - High operating bandwidth: DC to 240 kHz - AEC-Q100 Grade 0, automotive qualified - Customer-programmable, high-resolution offset, and sensitivity trim - Extremely low noise and high resolution achieved via proprietary Hall element and low-noise amplifier circuits Continued on next page... #### **DESCRIPTION** The ACS70311 offers additional features than the ACS70310 and is recommended for new designs. The Allegro ACS70310/1 IC incorporates a Hall element with BiCMOS integrated circuitry to provide a fully monolithic linear current sensor IC. The IC is sensitive to magnetic flux density orthogonal to the IC package surface and the output is an analog voltage proportional to the applied flux density. The ACS70310/1 is designed to be used in conjunction with a ferromagnetic core to provide highly accurate current sensing. The gain and offset drift over temperature is factory-programmed at Allegro and delivers a solution with $\pm 1\%$ sensitivity error and $\pm 5$ mV offset error from 25°C to 150°C. Continued on next page... ### PACKAGE: 4-pin SIP (suffix KT and OK) OK Package (ACS70311 Only) TH Leadform (KT Only) Contact Allegro about legacy leadform options #### TX Leadform (OK Only) Figure 1: Functional Block Diagram # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing #### FEATURES AND BENEFITS (continued) - Patented circuits suppress IC output spiking during fast current step inputs - Wide selectable sensitivity range between 0.5 and 11.5 mV/G - User-selectable ratiometric behavior of sensitivity, quiescent voltage, and clamps (ratiometry can be disabled), for simple interface with application A-to-D converter (ADC) - Open circuit detection on the GND pin (broken wire) - Customer-programmable Output Voltage Clamps provide short-circuit diagnostic capabilities - Undervoltage detection (UVD), ACS70311 only - Low-voltage programming, ACS70311 only - Wide ambient temperature range: -40°C to 150°C - Immune to mechanical stress - Extremely thin package: 1 mm case thickness ### **DESCRIPTION** (continued) The ACS70310/1 is customer programmable. The absolute value of gain and offset can be programmed after manufacturing to provide customers with industry-leading current sensing accuracy. The sensor has a high operating bandwidth from DC to 240 kHz and a fast 2 $\mu s$ response time. The ACS70310/1 is ideal for use in high-frequency automotive inverters and DC/DC converters where fast switching is required. The ACS70311 offers all the features of the ACS70310 with the addition of undervoltage detection (UVD) as well as low-voltage programming that eliminates the need for voltages greater than $V_{\rm CC}$ during user programming. The ACS70311 is backward-compatible to the ACS70310, making it a drop-in replacement. Broken ground wire detection, clamps, power-on reset, and under/overvoltage detection provide the required diagnostics for automotive applications. The on-board supply regulator enables the VCC pin to survive voltages of $\pm 18$ V and the VOUT pin to survive voltages of $\pm 16$ to -6 V for added robustness in the harsh automotive environment. Device parameters are specified across an extended ambient automotive temperature range: $-40^{\circ}$ C to $150^{\circ}$ C. The ACS70310/1 sensor IC is provided in an extremely thin case (1 mm thick), 4-pin SIP (single in-line package, suffix KT). The KT package is available in straight leads (suffix TN) as well as lead-formed option (suffix TH), enabling surface mount assembly and a high tolerance to mechanical vibrations. The ACS70311 is also available in a 4-pin SIP (suffix OK) package offering longer and thicker leads compared to the KT package, making it an ideal choice for current sensing modules. The OK package is available in straight leads (suffix TN) as well as lead-formed option (suffix TX). Both packages are lead (Pb) free, with 100% matte tin leadframe plating. #### **Table of Contents** | Features and Benefits | 1 | Typical Application Drawings | 5 | |------------------------------------------|---|-----------------------------------------------|----| | Description | 1 | Operating Characteristics | | | Packages | 1 | Characteristic Performance | 9 | | Functional Block Diagram | | Response Characteristics and Performance Data | 10 | | Selection Guide | | Functional Descriptions | 14 | | Absolute Maximum Ratings | | Programming Guidelines | 15 | | ESD Ratings. | | Manchester Communication | 19 | | Thermal Characteristics | | Package Outline Drawings | 25 | | Pinout Diagram and Terminal List Tables | | Complete Selection Guide | 28 | | Fillout Diagram and Terminal List Tables | | Revision History | 29 | #### **SELECTION GUIDE** | Part Number [1] | Factory-Programmed<br>Sensitivity (mV/G) | Programmable Sens<br>Range (mV/G) | Low-Voltage<br>Programming/<br>UVD Capable | Package <sup>[2]</sup> | T <sub>A</sub> (°C) | Packing [3] | | |------------------------|------------------------------------------|-----------------------------------|--------------------------------------------|----------------------------|---------------------|---------------------|-------------| | ACS70310LKTATN-001B5-C | 1 | 0.5 to 1.2 | | | | | | | ACS70310LKTATN-2P5B5-C | 2.5 | 1.2 to 2.5 | No | | | | | | ACS70310LKTATN-005B5-C | 5 | 2.5 to 5.5 | INO INO | | | | | | ACS70310LKTATN-010B5-C | 10 | 5.5 to 11.5 | 4-pin SIP (suffix KT) | · | | | | | ACS70311LKTATN-001B5-C | 1 | 0.5 to 1.2 | | TN leadform | -40 to 150 | | | | ACS70311LKTATN-2P5B5-C | 2.5 | 1.2 to 2.5 | Yes | | | 40 to 150 | 4000 pieces | | ACS70311LKTATN-005B5-C | 5 | 2.5 to 5.5 | res | | | per 13-inch<br>reel | | | ACS70311LKTATN-010B5-C | 10 | 5.5 to 11.5 | | | | | | | ACS70311LOKATN-001B5-C | 1 | 0.5 to 1.2 | | | | | | | ACS70311LOKATN-2P5B5-C | 2.5 | 1.2 to 2.5 | V <sub>2</sub> - | 4-pin SIP | | | | | ACS70311LOKATN-005B5-C | 5 | 2.5 to 5.5 | Yes | (suffix OK)<br>TN leadform | | | | | ACS70311LOKATN-010B5-C | 10 | 5.5 to 11.5 | | | | | | <sup>[1]</sup> Characteristics are guaranteed within the sense programmable range of the corresponding part number. <sup>[2]</sup> TH package leadform options available for the KT version. TX package leadform options available for the OK version. See Complete Selection Guide for part numbers with leadforming information. #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Notes | Rating | Unit | |--------------------------------|---------------------|----------------------------------------------------------------------|------------|------| | Forward Supply Voltage | V <sub>cc</sub> | | 18 | V | | Reverse Supply Voltage | V <sub>RCC</sub> | T <sub>J(max)</sub> should not be exceeded | -18 | V | | Forward Output Voltage | V <sub>OUT</sub> | V <sub>OUT</sub> < V <sub>CC</sub> + 2 V | 16 | V | | Reverse Output Voltage | V <sub>ROUT</sub> | Difference between V <sub>CC</sub> and output should not exceed 20 V | -6 | V | | Output Current | I <sub>OUT</sub> | Maximum survivable sink or source current on the output | ±10 | mA | | Forward Program Enable Voltage | V <sub>PROG</sub> | V <sub>PROG</sub> < V <sub>CC</sub> + 2 V; ACS70311 only | 6 | V | | Reverse Program Enable Voltage | V <sub>RPROG</sub> | ACS70311 only | -0.5 | V | | Operating Ambient Temperature | T <sub>A</sub> | L temperature range | -40 to 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -65 to 165 | °C | | Maximum Junction Temperature | T <sub>J(max)</sub> | | 165 | °C | | Maximum Field Range | В | Input field range to which the part will respond | ±3000 | G | #### **ESD RATINGS** | Characteristic | Symbol | Test Conditions | Value | Unit | |----------------------|------------------|------------------------------------|-------|------| | Human Pady Madal | V <sub>HRM</sub> | Per JEDEC JS-001, ACS70310 devices | ±12 | kV | | Human Body Model | | Per JEDEC JS-001, ACS70311 devices | ±8 | kV | | Charged Device Model | V <sub>CDM</sub> | Per JEDEC JS-002 | ±1 | kV | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Test Conditions [2] | Value | Unit | | |----------------------------|-----------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|------|------| | Dooks as Thomas Dooistones | В | Package KT, on 1-layer PCB with exposed copper limited to solder pads | 174 | °C/W | | | Package Thermal Resistance | $R_{\theta JA}$ | age Thermal Resistance R <sub>0JA</sub> | Package OK, on 1-layer PCB with exposed copper limited to solder pads | 177 | °C/W | <sup>[2]</sup> Additional thermal information available on the Allegro website #### PINOUT DIAGRAM AND TERMINAL LIST TABLES Figure 2: KT and OK Package Pinout Diagram (Ejector pin mark on opposite side) #### **ACS70310 Terminal List Table** | Number | Name Function | | |--------|---------------|-----------------------------------------------| | 1 | VCC | Input Power Supply; also used for programming | | 2 | VOUT | Output Signal, also used for programming | | 3 | NC/GND | Connect to GND for optimal ESD performance | | 4 | GND | Ground | #### **ACS70311 Terminal List Table** | Number | Name | Function | |--------|---------|--------------------------------------------------------------------------------| | 1 | VCC | Input Power Supply; also used for programming | | 2 | VOUT | Output Signal, also used for programming | | 3 | PROG_EN | Low-Voltage Programming Enable pin; Connect to GND for optimal ESD performance | | 4 | GND | Ground | #### TYPICAL APPLICATION DRAWINGS Figure 3: ACS70310/1 Typical Application Drawings # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing # OPERATING CHARACTERISTICS: Valid over full operating temperature range of $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , and $V_{CC} = 5 V$ , unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------|-----------------------|-----------------------------------------------------------------------------------------|------|------|------|-------------------| | ELECTRICAL CHARACTERISTICS | | , | | | | | | Supply Voltage | V <sub>CC</sub> | | 4.5 | 5 | 5.5 | V | | Supply Current | I <sub>CC</sub> | No load on VOUT; V <sub>CC</sub> @ 4.5, 5, and 5.5 V | _ | 13 | 15 | mA | | David On David Walkers | V <sub>POR_H</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising, 70310 Only | 3.7 | 3.9 | 4.3 | V | | Power-On Reset Voltage | V <sub>POR_L</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> falling, 70310 Only | 3.0 | 3.4 | 3.75 | V | | Power-On Reset Hysteresis | V <sub>POR_HYS</sub> | T <sub>A</sub> = 25°C, 70310 Only | 440 | 500 | 560 | mV | | Power-On Reset Release Time | t <sub>POR_R</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising, 70310 Only | - | 32 | _ | μs | | Power-On Delay Time | t <sub>PO</sub> | T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = open, C <sub>L</sub> = 1 nF, 70310<br>Only | _ | 80 | _ | μs | | Overvoltage Detection [2] | V <sub>OVD_H</sub> | T <sub>A</sub> = 25°C | _ | 6.5 | _ | V | | Overvoitage Detection (=) | V <sub>OVD_L</sub> | T <sub>A</sub> = 25°C | _ | 6 | _ | V | | Undervoltage Detection [2] | V <sub>UVD_H</sub> | T <sub>A</sub> = 25°C, ACS70311 only | 4.0 | 4.2 | 4.4 | V | | Officer voltage Detection (=) | V <sub>UVD_L</sub> | T <sub>A</sub> = 25°C, ACS70311 only | 3.6 | 3.8 | 4 | V | | UVD Hysteresis [2] | V <sub>UVD_HYS</sub> | T <sub>A</sub> = 25°C, ACS70311 only | _ | 250 | _ | mV | | UVD Enable/Disable Delay Time [2] | t <sub>UVD_EN</sub> | T <sub>A</sub> = 25°C, ACS70311 only | _ | 64 | _ | μs | | OVD Enable/bisable belay Time () | t <sub>UVD_DIS</sub> | T <sub>A</sub> = 25°C, ACS70311 only | _ | 14 | _ | μs | | Temperature Compensation Power-On Time | t <sub>TC</sub> | $T_A$ = 150°C, $C_{BYPASS}$ = open, $C_L$ = 1 nF,<br>Sens = 1 and 10 mV/G | _ | 146 | _ | μs | | Supply Zener Clamp Voltage | V <sub>z</sub> | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 30 mA | 18 | 20 | _ | V | | OUTPUT CHARACTERISTICS | | | | | | | | DC Output Resistance | R <sub>OUT</sub> | T <sub>A</sub> = 25°C | 2 | 4 | 8 | Ω | | Output Load Resistance [1] | R <sub>L</sub> | VOUT to GND or VCC | 4.7 | 10 | _ | kΩ | | Output Load Capacitance | C <sub>L</sub> | VOUT to GND | _ | _ | 5 | nF | | Output Voltage Saturation | V <sub>SAT_H</sub> | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to GND, Bias = 400 G | 4.75 | 4.8 | _ | V | | Output voltage Saturation | V <sub>SAT_L</sub> | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to VCC, Bias = 400 G | _ | 0.2 | 0.25 | V | | Output Voltage Clamp | V <sub>CLP_H</sub> | $T_A$ = 25°C, $R_L$ = 10 kΩ to GND, Bias = 400 G | 4.65 | 4.7 | 4.75 | V | | Output voltage Clamp | V <sub>CLP_L</sub> | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to VCC, Bias = 400 G | 0.25 | 0.3 | 0.36 | V | | Output Voltage with Broken GND | V <sub>BRK_L</sub> | $T_A$ = 25°C, $R_L$ = 10 kΩ to GND, Pin 3 = open | 0 | 100 | 200 | mV | | Output voltage with Broken GNB | V <sub>BRK_H</sub> | $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ to VCC, Pin 3 = open | 4.8 | 4.9 | 5 | V | | Noise | V <sub>IN</sub> | $T_A = 25$ °C, $C_L = 1$ nF, Sens = 5 mV/G | - | 1.2 | - | mG/√(Hz) | | TVOISE | V <sub>ON</sub> | T <sub>A</sub> = 25°C, Sens = 5 mV/G | _ | 3.7 | _ | mV <sub>RMS</sub> | | Propagation Delay Time | t <sub>pd</sub> | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}, R_L = 10 \text{ k}\Omega$ | _ | 1.2 | 1.65 | μs | | Response Time | t <sub>RESPONSE</sub> | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}, R_L = 10 \text{ k}\Omega$ | - | 2.1 | 3 | μs | | Rise Time | t <sub>r</sub> | $T_A = 25$ °C, $C_L = 1$ nF, $R_L = 10 \text{ k}\Omega$ | - | 1.9 | _ | μs | | Output Slew Rate | SR | $T_A = 25^{\circ}C, C_L = 1 \text{ nF}, R_L = 10 \text{ k}\Omega$ | 410 | 480 | 550 | V/ms | | Bandwidth | BW | Small signal –3 dB, C <sub>L</sub> = 1 nF,<br>T <sub>A</sub> = 25°C; Sens = 10 mV/G | _ | 240 | _ | kHz | | Chopping Frequency | f <sub>c</sub> | T <sub>A</sub> = 25°C | _ | 1 | _ | MHz | Continued on the next page... # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing OPERATING CHARACTERISTICS (continued): Valid over full operating temperature range of $T_A$ , $C_{BYPASS} = 0.1 \, \mu F$ , and $V_{CC} = 5 \, V$ , unless otherwise specified | Characteristic | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------|----------------------------|---------------------------------------|---------|------------|-------------------------|-------|------| | QUIESCENT OUTPUT VOLTAGE (V | OUT(Q)) | | | | , | | | | Number of Fine QVO Programming Bits | QVO_FINE | | | _ | 9 | _ | bit | | Outro and Malkage Outro to [2] | ., | Unidirectional, T <sub>A</sub> = 25°C | | 0.495 | 0.5 | 0.505 | V | | Quiescent Voltage Output [3] | $V_{OUT(Q)}$ | Bidirectional, T <sub>A</sub> = 25°C | | 2.495 | 2.5 | 2.505 | V | | Average Quiescent Voltage Output<br>Programming Step Size [4] | V <sub>OUT(Q)Step</sub> | T <sub>A</sub> = 25°C | | _ | 1.18 | - | mV | | Average Quiescent Voltage Output<br>Temperature Compensation Step Size | V <sub>OUT(Q)TCStep</sub> | | | _ | V <sub>OUT(Q)Step</sub> | - | mV | | SENSITIVITY (Sens) | | | | | | | | | Coarse Sensitivity Programming Bits [5] | SENS_COARSE | | | - | 2 | - | bit | | Fine Sensitivity Programming Bits | SENS_FINE | | | _ | 9 | _ | bit | | | | SENS_COARSE = 0, -001B5 Dev | rices | 0.5 | 1 | 1.2 | mV/G | | Constitute December 199 | 0 | SENS_COARSE = 1, -2P5B5 Dev | /ices | 1.2 | 2.5 | 2.5 | mV/G | | Sensitivity Programming Range [6] | Sens <sub>PR</sub> | SENS_COARSE = 2, -005B5 Dev | 2.5 | 5 | 5.5 | mV/G | | | | | SENS_COARSE = 3, -010B5 Devices | | 5.5 | 10 | 11.5 | mV/G | | | Step <sub>SENS</sub> | SENS_COARSE = 0, -001B5 Devices | | - | 2.87 | _ | μV/G | | Average Sensitivity Programming | | SENS_COARSE = 1, -2P5B5 Dev | - | 6.06 | _ | μV/G | | | Step Size | | SENS_COARSE = 2, -005B5 Dev | _ | 13.06 | _ | μV/G | | | | | SENS_COARSE = 3, -010B5 Devices | | _ | 27.1 | _ | μV/G | | Average Sensitivity Temperature<br>Compensation Step Size | Step <sub>SENSTC</sub> | T <sub>A</sub> = -40°C to 150°C | | _ | Step <sub>SENS</sub> | - | μV/G | | SENSITIVITY ERROR | • | | | | | | | | Sensitivity Error | Sens <sub>ERR</sub> | T <sub>A</sub> = 25°C | | -1 | _ | 1 | % | | O mitrit Diff O T | 40 | T <sub>A</sub> = 25°C to 150°C | -1 | _ | 1 | % | | | Sensitivity Drift Over Temperature | ΔSens <sub>TC</sub> | T <sub>A</sub> = -40°C to 25°C | | -1.2 | _ | 1.2 | % | | 0 11 11 11 11 11 11 | | Measured at ±400 G (1, 2.5, and | ≤ ±2 kG | -0.5 | _ | 0.5 | % | | Sensitivity Linearity Error [7] | Lin <sub>ERR</sub> | 5 mV/G) or ±200 G (10 mV/G) | ≤ ±3 kG | -1.1 | _ | 1.1 | % | | Sensitivity Ratiometry Error | Rat <sub>ERRSENS</sub> | V <sub>CC</sub> = 4.85 to 5.15 V | | -0.55 | _ | 0.55 | % | | QUIESCENT VOLTAGE OUTPUT EF | · | | | | · | | | | Quiescent Voltage Output Error | V <sub>OUT(Q)ERR</sub> | T <sub>A</sub> = 25°C | | <b>-</b> 5 | _ | 5 | mV | | Quiescent Voltage Output Drift Over | | T <sub>A</sub> = 25°C to 150°C | | -5 | _ | 5 | mV | | Temperature | $\Delta V_{OUT(Q)TC}$ | $T_A = -40$ °C to 25°C | | -5 | _ | 5 | mV | | Quiescent Voltage Output Ratiometry<br>Error | V <sub>RatERRVOUT(Q)</sub> | V <sub>CC</sub> = 4.85 to 5.15 V | | -5 | _ | 5 | mV | Continued on the next page... # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing # OPERATING CHARACTERISTICS (continued): Valid over full operating temperature range of $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , and $V_{CC} = 5 \text{ V}$ , unless otherwise specified | Characteristic | Symbol | Symbol Test Conditions | | Min. | Тур. | Max. | Unit | |--------------------------------------------|--------------------------|------------------------|----|------|------|------|------| | LIFETIME [8] | | | | | | | | | Quiescent Voltage Output Lifetime<br>Drift | V <sub>OUT(Q)_LIFE</sub> | T <sub>A</sub> = 25°C | | _ | 0.4 | - | mV | | Sensitivity Lifetime Drift | Cono | T - 25°C | KT | _ | 0.5 | - | % | | | Sens <sub>ERR_LIFE</sub> | T <sub>A</sub> = 25°C | OK | _ | 0.4 | - | % | <sup>[1]</sup> Using a small $R_L$ will increase output error; this error scales with output causing offset and symmetry error, i.e. using a $R_L$ = 4.7 k $\Omega$ will cause a 4 mV error due to the resistor divider between the $R_{L(pulldown)}$ and the internal resistance of 4 $\Omega$ at 5 V output. Keep this in mind when sizing $R_L$ . <sup>[2]</sup> OVD/UVD was characterized on the bench. V<sub>CC</sub> ramp rate of 0.5 V/ms and 1 V/µs for thresholds and timing respectively. UVD enabled on ACS70311 devices only. $<sup>^{[3]}</sup>$ Devices programmed to the typical values are guaranteed to meet the $\Delta V_{OUT(Q)TC}$ spec. <sup>[4]</sup> This is an average and actual step can vary. For best results, check V<sub>OUT(Q)</sub> after every retrim. Refer to the Quiescent Voltage Output Programming Resolution in the definition section. <sup>[5]</sup> Allegro guarantees limits of devices that remain within their factory-programmed SEN\_COARSE and the corresponding SENSPR during customer programming. <sup>[6]</sup> Device performance is guaranteed within these ranges. Typical value is the factory-programmed sensitivity. <sup>[7]</sup> Validated by characterization and design. <sup>[8]</sup> Lifetime drift numbers represent the average parameter drift seen during qualification. ## CHARACTERISTIC PERFORMANCE ACS70310/1 TYPICAL FREQUENCY RESPONSE For information regarding bandwidth characterization methods used for the ACS70310/1, see the "Characterizing System Bandwidth" application note (https://allegromicro.com/en/insights-and-innovations/technical-documents/hall-effect-sensor-ic-publications/an296169-acs720-bandwidth-testing) on the Allegro website. #### RESPONSE CHARACTERISTICS DEFINITIONS AND PERFORMANCE DATA ### Response Time (t<sub>RESPONSE</sub>) The time interval between a) when the applied magnetic field reaches 90% of its final value, and b) when the sensor output reaches 90% of its full-scale value. # Propagation Delay (tpd) The time interval between a) when the applied magnetic field reaches 20% of its full-scale value, and b) when the sensor output reaches 20% of its full-scale value. ### Rise Time (t<sub>r</sub>) The time interval between a) when the sensor reaches 10% of its full-scale value, and b) when it reaches 90% of its full-scale value. ## **Output Slew Rate (SR)** The rate of change $(V/\mu s)$ in the output voltage from a) when the sensor reaches 10% of its full-scale value, and b) when it reaches 90% of its full-scale value. #### Response Time, Propagation Delay, Rise Time, and Output Slew Rate Applied step with 10%-90% rise time = 1 µs Test Conditions: $T_A$ = 25°C, $C_{BYPASS}$ = 0.1 $\mu$ F, $C_L$ = 1 nF, $R_L$ = 10 $k\Omega$ , 1 V output swing # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing # Quiescent Voltage Output (V<sub>OUT(Q)</sub>) In the quiescent state (no significant magnetic field: B=0 G), the output $(V_{OUT(Q)})$ has a constant ratio to the supply voltage $(V_{CC})$ throughout the entire operating ranges of $V_{CC}$ and ambient temperature $(T_A)$ . Before any programming, the Quiescent Voltage Output $(V_{OUT(Q)})$ has a nominal value of $V_{CC}$ /2 for a bidirectional device and 0.5 V for unidirectional parts with a $V_{CC}$ of 5 V. ### **Quiescent Voltage Output Programming Range** The Quiescent Voltage Output $(V_{OUT(Q)})$ can be programmed within the Quiescent Voltage Output Programming Range limits. Exceeding the specified Quiescent Voltage Output Programming Range limits will cause Quiescent Voltage Output Drift Over Temperature $(\Delta V_{OUT(Q)TC})$ to deteriorate beyond the specified values. # Average Quiescent Voltage Output Programming Step Size (Step<sub>VOUT(O)</sub>) The Average Quiescent Voltage Output Programming Step Size (Step<sub>VOUT(O)</sub>) is determined using the following calculation: $$V_{OUT(Q)Step} = \frac{V_{OUT(Q)maxcode} - V_{OUT(Q)mincode}}{2^{n} - 1} , \qquad (1)$$ where n is the number of available programming bits in the trim range, 9 bits, $V_{OUT(Q)maxcode}$ is at decimal code 255, and $V_{OUT(Q)mincode}$ is at decimal code 256. # Quiescent Voltage Output Programming Resolution The programming resolution for any device is half of its programming step size. The step size of each bit can vary. For best accuracy, check $V_{OUT(Q)}$ after every trim. The devices DAC performance is screened and accounted in the factory-standard trim but becomes a possible source of error if the devices is reprogrammed beyond the Quiescent Voltage Output; programming beyond this range causes $\Delta V_{OUT(Q)TC}$ to be invalid. # Quiescent Voltage Output Drift Over Temperature (ΔV<sub>OUT(Q)TC</sub>) The Quiescent Voltage Output $(V_{OUT(Q)})$ may drift from its nominal value through the operating ambient temperature $(T_A)$ . The Quiescent Voltage Output Drift Over Temperature $(\Delta_{VOUT(Q)TC})$ is defined as: $$\Delta V_{OUT(O)TC} = V_{OUT(O)(TA)} - V_{OUT(O)(25^{\circ}C)}$$ (2) $\Delta V_{OUT(Q)TC}$ should be calculated using the the measured value of $V_{OUT(Q)}$ at the current temperature and at 25°C. # Sensitivity (Sens) and Sensitivity Error (Sens <sub>ERR</sub>) The presence of a south polarity magnetic field, perpendicular to the branded surface of the package face, increases the output voltage from its quiescent value toward the supply voltage rail. The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north polarity field decreases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mV/G), of the device, and it is defined as: $$Sens = \frac{V_{OUT(BPOS)} - V_{OUT(BNEG)}}{BPOS - BNEG}, \tag{3}$$ where BPOS and BNEG are two magnetic fields with opposite polarities. Sensitivity error is the error in percent between the factory-programmed sensitivity and the measured sensitivity value. # **Factory-Programmed Sensitivity** Before any programming, Sensitivity has a nominal value that depends on the SENS\_COARSE bits setting. Each ACS70310/1 variant has a different SENS\_COARSE setting. The TC performance is guaranteed if the SENS\_COARSE bit is in its default factory value and within the Sensitivity Programming Range corresponding to the SENS\_COARSE bit. # Sensitivity Programming Range (Senspr) The magnetic sensitivity (Sens) can be programmed around its initial value within the sensitivity range limits: $Sens_{PR}(min)$ and $Sens_{PR}(max)$ . Exceeding the specified Sensitivity Range will cause Sensitivity Drift Over Temperature ( $\Delta Sens_{TC}$ ) to deteriorate beyond the specified values. # Average Fine Sensitivity Programming Step Size (Step<sub>SENS</sub>) This is change in the fine sensitivity parameter per code of sensf DAC. This value changes depending on SENS\_COARSE. The over temperature performance of the device is guaranteed only for the factory programmed SENS\_COARSE and its associated Sens<sub>PR</sub>. ## **Sensitivity Programming Resolution** This resolution is equal to or less than $1/2 \times \text{Step}_{\text{SENS}}$ . If the device is more than $1/2 \times \text{Step}_{\text{SENS}}$ but less than one $\text{Step}_{\text{SENS}}$ away from a desired trim, then an additional step in the correct direction will yield a resolution less than $1/2 \times \text{Step}_{\text{SENS}}$ . ## Sensitivity Drift Over Temperature (ΔSens<sub>TC</sub>) Sensitivity (sens) may drift from its expected value (Sens\_ EXPECTED) over the operating ambient temperature range ( $T_A$ ). The Sensitivity Drift Over Temperature ( $\Delta Sens_{TC}$ ) is defined as: $$\Delta Sens_{TC} = \frac{Sens_{(TA)} - Sens_{(25^{\circ}C)}}{Sens_{(25^{\circ}C)}} \times 100\% \quad . \tag{4}$$ ## **Output Voltage Operating Range** The functional output voltage for optimal performance of the device is 0.5 V to 4.5 V output voltage where $V_{CC} = 5 \text{ V}$ . The device can respond to magnetic fields that cause the output to go beyond these voltages, but parameters may not meet datasheet limits. # Sensitivity Linearity Error (LineRR) The ACS70310/1 is designed to provide a linear output in response to a ramping applied magnetic field. Lin<sub>ERR</sub> is valid from 0 G to $\pm 2000$ G input field while within the Output Voltage Operating Range. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2. Linearity Error (%) is measured and defined as $$\operatorname{Lin}_{\mathrm{ERR}} = \left(1 - \frac{\operatorname{Sens}_{\mathrm{B2}}}{\operatorname{Sens}_{\mathrm{B1}}}\right) \times 100\% \tag{6}$$ where: $$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_x} . (7)$$ ### Ratiometry Error (Rat<sub>ERR</sub>) The ACS70310/1 device features a ratiometric output. This means that the Quiescent Voltage Output ( $V_{OUT(Q)}$ ), Sensitivity (Sens), and Output Voltage Clamp ( $V_{CLP}$ ) are proportional to the Supply Voltage ( $V_{CC}$ ). When the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Ratiometry Error is the difference between the measured change in the supply voltage relative to 5 V, and the measured change in each characteristic. The Quiescent Voltage Output ratiometry error, $Rat_{ERRVOUT(Q)}$ (%), for a given supply voltage ( $V_{CC}$ ) is defined as: $$Rat_{ERRVOUT(QBI)} = \left[1 - \frac{\left(\frac{V_{OUT(Q)(VCC)}}{V_{OUT(Q)(5V)}}\right)}{\frac{V_{CC}}{5 \text{ V}}}\right] \times 100\%$$ (8) The Quiescent Voltage Output Ratiometry Error, $V_{RatERRVOUT(Q)}$ (mV), for a given supply voltage ( $V_{CC}$ ) is defined as: $$V_{RATERRVOUT(Q)} = \left[ \left( V_{OUT(5V)} \times \frac{Vcc}{5V} \right) - V_{OUT(VCC)} \right]$$ (9) The Sensitivity Ratiometry Error, Rat<sub>ERRSens</sub> (%), for a given Supply Voltage (V<sub>CC</sub>) is defined as: $$Rat_{ERRSens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(5V)}}{V_{CC} / 5 V}\right) \times 100\% \quad . \tag{10}$$ # Power-On Reset Voltage (V<sub>POR</sub>) On power-up, the ACS70310/1 is held in a reset state. The reset signal is disabled when $V_{CC}$ reaches $V_{POR\_H}$ and time $t_{PORR}$ has elapsed, allowing the output voltage to go from a high-impedance state into normal operation. During power-down, the reset signal is enabled when $V_{CC}$ reaches $V_{POR\_L}$ , causing the output voltage to go into a high-impedance state. # Power-On Reset Release Time (t<sub>POR R</sub>) When $V_{CC}$ rises to $V_{POR\_H}$ , the Power-On Reset counter starts. The ACS70310/1 output voltage will transition from a high-impedance state to normal operation only when the Power-On Reset Counter has reached $t_{PORR}$ and $V_{CC}$ has been maintained above $V_{POR\ H}$ . ### Output Saturation Voltage (V<sub>SAT</sub>) When output voltage clamps are disabled, the output voltage can swing to a maximum of $V_{SAT\ L}$ and to a minimum of $V_{SAT\ L}$ . # Broken Wire Voltage (V<sub>BRK</sub>) If the GND pin is disconnected (broken wire event), the output voltage will go to $V_{BRK\_H}$ (if a load resistor is connected to VCC) or to $V_{BRK\_L}$ (if a load resistor is connected to GND). ### Power-On Time (t<sub>PO</sub>) When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Time $(t_{PO})$ is defined as the time it takes for the output voltage to settle within $\pm 10\%$ of its steady-state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage $(V_{CC(min)})$ as shown in Figure 5. # Temperature Compensation Power-On Time $(t_{TC})$ After Power-On Time $(t_{PO})$ elapses, $t_{TC}$ is required before a valid temperature compensated output. Figure 4: Magnetic Flux Polarity Figure 5: Power-On Time Definition #### **FUNCTIONAL DESCRIPTIONS** The descriptions in this section assume: Temperature = $25^{\circ}$ C, no output load (R<sub>L</sub>, C<sub>L</sub>), and no magnetic field is present. #### Power-On Reset (POR) When the device is off, the output will be in a high-impedance state. #### Power-On As $V_{CC}$ ramps up, the device output is in high-impedance until $V_{CC}$ reaches $V_{POR\_H}$ . As $V_{CC}$ rises above $V_{POR\_H}$ , the device output leaves the high impedance state and enters normal operating mode. ### Overvoltage Detection (V<sub>OVD</sub>) When $V_{CC}$ is raised above the Overvoltage Detection enable voltage ( $V_{OVD\_H}$ ), the ACS70310/1 output stage enters high impedance. $V_{OUT}$ will be pulled to $V_{CC}$ with a pull-up $R_L$ or pulled to GND with a pull-down $R_L$ when $V_{OVD\_H}$ is reached. When programming the ACS70310/1, Overvoltage Detection must be active for communication. The ACS70310/1 output will resume normal operation after $V_{CC}$ is below the Overvoltage Detection disable voltage, $V_{OVD\_L}$ . Note that Supply Voltage limits still apply for all operating characteristics. ### **Undervoltage Detection (V<sub>UVD</sub>)** When $V_{CC}$ is dropped below the Undervoltage Detection enable voltage $(V_{UVD\_H})$ , the ACS70311 output stage drops close to GND, beyond the clamp or saturation voltage. The ACS70311 output will resume normal operation after $V_{CC}$ is above the Undervoltage Detection disable voltage, $V_{UVD\_H}$ . Note that Supply Voltage limits still apply for all operating characteristics. #### **Power-Down** As $V_{CC}$ ramps down, the device output is active until $V_{CC}$ falls below $V_{POR\_L}$ . As $V_{CC}$ falls below $V_{POR\_L}$ , the device output will enter a high-impedance state. #### Power On/Off Profile Figure 6 shows the analog output of the ACS70310 device at power on, entering and exiting OVD, and powering off. Where the red trace flattens out is the output entering high-impedance. If a load resistor was used, the output would be pulled to ground. Figure 7 shows the ACS70311 powering on with a pull-down resistor. The output follows VCC ratiometrically after exiting POR and is pulled to ground after entering UVD. Figure 6: ACS70310 Power On/Off and OVD, no R<sub>I</sub> Figure 7: ACS70311 Power On/Off and UVD, $R_1 = 10 \text{ k}\Omega$ #### PROGRAMMING GUIDELINES The serial interface uses a bidirectional communication on VOUT. Both the ACS70310 and ACS70311 will enter programming mode when $V_{\rm CC}$ is increased beyond $V_{\rm prgH}(\rm VCC)$ . The ACS70311 will also enter programming enable mode should the voltage on PROG\_EN exceeds $V_{\rm prgH}$ (PROG\_EN). The PROG\_EN pin allows for low-voltage programming on the ACS70311 without having to raise the supply voltage above 5 V. The device has an internal charge pump to generate the EEPROM pulses. Recommended programming kits/subkits and software can be found under the Technical Documents on the ACS70310/1 product page on the www.allegromicro.com website. | sdata_out_en | out_dis | VOUT | |--------------|---------|---------------| | 0 | 0 | Analog output | | 0 | 1 | High-Z | | 1 | Х | sdata_out | ### **Memory-Locking Mechanisms** The ACS70310/1 is equipped with two distinct memory-locking mechanisms: - Default Lock: At power-up, all registers of the ACS70310/1 are locked by default. EEPROM and volatile memory cannot be read or written. To disable Default Lock, a specific 32-bit customer access code must be written to address 0x36 within Access Code Timeout (t<sub>ACC</sub> = 10 ms) from power-up. After doing so, registers can be accessed. If VCC is power-cycled, the Default Lock will automatically be re-enabled. This ensures that during normal operation, memory content will not be altered due to unwanted glitches on VCC or the VOUT pin. - Lock Bit: After EEPROM has been programmed by the user, the dev\_lock bit can be set high and VCC power-cycled to permanently disable the ability to read or write any register. This will prevent the ability to disable Default Lock using the method described above. Note that after the dev\_lock bit is set high and the VCC pin has been power-cycled, the dev\_lock bit can no longer be cleared and registers can no longer be written to. #### Serial Communication The serial interface allows an external controller to read and write registers, including EEPROM, in the ACS70310/1 using a point-to-point command/acknowledge protocol. The ACS70310/1 does not initiate communication; it only responds to commands from the external controller. Each transaction consists of a command from the controller. If the command is a write, there is no acknowledgment from the ACS70310/1. If the command is a read, the ACS70310/1 responds by transmitting the requested data. Serial interface timing parameters can be found in the Programming Levels table (Table 1). Note that the external controller must avoid sending a command frame that overlaps a Read Acknowledge frame. The serial interface uses a Manchester-encoding-based protocol (0 = rising edge, 1 = falling edge), with address and data transmitted MSB first. Four commands are recognized by the ACS70310/1: Write Access Code, Write to Volatile Memory, Write to Non-Volatile Memory (EEPROM) and Read. One frame type, Read Acknowledge, is sent by the ACS70310/1 in response to a Read command. Figure 8: General Format for Serial Interface Commands # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing The ACS70310/1 device uses a three-wire programming interface, where VCC or PROG\_EN is used to control the program enable signal, data is transmitted on VOUT, and all signals are referenced to GND. This three-wire interface makes it possible to communicate with multiple devices with shared VCC and GND lines. The four transactions (Write Access, Write to EEPROM, Write to Volatile Memory, and Read) are shown in the figures on the following pages. To initialize any communication, VCC or PROG\_EN should be increased to a level above V<sub>prgH</sub> without exceeding the pin maximum voltage. At this time, VOUT is disabled and acts as an input. After program enable is asserted, the external controller must drive the output low in a time less than Program Time Delay, $t_d$ . This prevents the device interpreting any false transients on VOUT as data pulses. After the command is completed, VCC or PROG\_EN is reduced below V<sub>prgL</sub>, back to normal operating level. Also, the output is enabled and responds to magnetic input. When performing a Write to EEPROM transaction, the ACS70310/1 requires a delay of $t_{\rm w}$ to store the data into the EEPROM. The device will respond with a high-to-low transition on VOUT to indicate the Write to EEPROM sequence is complete. When sending multiple command frames, it is not necessary to toggle the program enable signal on VCC or PROG\_EN. After the first command frame is completed, and VCC or PROG\_EN remains at $V_{prgH}$ , the device will ignore any subsequent pulses on the output. When the program enable signal is brought below $V_{prgL}$ , the output will respond to the magnetic input. | Quantity of Bits | Name | Values | Description | |------------------|-----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Synchronization | 00 | Used to identify the beginning of a serial interface command | | 4 | Dood / Mito | 0 | [As required] Write operation | | ' | Read / Write | | [As required] Read operation | | 6 | Address | 0/1 | [Read/Write] Register address (volatile memory or EEPROM) | | 32 | Data | 0/1 | 26 data bits and 6 ECC bits. For a read command frame the data consists of 32 bits: [31:28] Don't Care, [27:26] ECC Pass/Fail, and [25:0] Data. Where bit 0 is the LSB. For a write command frame the data consists of 32 bits: [31:26] Don't Care and [25:0] Data. Where bit 0 is the LSB. | | 3 | CRC | 0/1 | Bits to check the validity of frame. | **Figure 9: Command Frame General Format** Table 1: Programming Parameters, $C_{BYPASS} = 0.1 \mu F$ , $V_{CC} = 5 \text{ V}$ | Characteristics | Symbol Note | | Min. | Тур. | Max. | Unit | |---------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|------|------|------| | V <sub>CC</sub> Program Enable Voltage High | V <sub>prgH</sub> (VCC) | Program enable signal high level on VCC | 7.3 | 7.6 | 7.9 | V | | V <sub>CC</sub> Program Enable Voltage Low | V <sub>prgL</sub> (VCC) | Program enable signal low level on VCC | 6.3 | 6.6 | 6.9 | V | | PROG_EN Program Enable Voltage High | V <sub>prgH</sub> (PROG_EN) | Program enable signal high level on PROG_EN, ACS70311 devices only | 2.4 | - | _ | V | | PROG_EN Program Enable Voltage Low | V <sub>prgL</sub> (PROG_EN) | Program enable signal low level on PROG_EN, ACS70311 devices only | - | - | 1.3 | V | | PROG_EN Internal Pull-Down Resistor | R <sub>PROG</sub> | | 65 | 100 | 135 | kΩ | | Output Enable Delay | t <sub>e</sub> External capacitance (C <sub>LX</sub> ) on VOUT n increase the Output Enable Delay | | 100 | 125 | 150 | μs | | Program Time Delay | t <sub>d</sub> | | 84 | 88 | 93 | μs | | Program Write Delay | t <sub>w</sub> | | 23 | 24 | 25 | ms | | Manchester High Voltage | V <sub>MAN(H)</sub> | Data pulses on VOUT | 4 | 5 | VCC | V | | Manchester Low Voltage | V <sub>MAN(L)</sub> | Data pulses on VOUT | 0 | _ | 1 | V | | Bit Rate | t <sub>BITR</sub> | Communication rate | 1 | 30 | 100 | kbps | | Bit Time | t <sub>BIT</sub> | Data bit pulse width at 30 kbps | 37 | 39 | 42 | μs | | Access Code Timeout | t <sub>ACC</sub> | | 11 | 12 | 13 | ms | Figure 10: Write Access Code Figure 11: Write Volatile Memory Figure 12: Write Non-Volatile Memory Figure 13: Read #### MANCHESTER COMMUNICATION #### **Command Format** **Manchester Write Command** **Manchester Read Command** #### **Write Command** #### **Read Command** ## Read Acknowledge ### **Generic Timing** For initial portion of Manchester command | Parameter | Description | Min. | Max. | | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------|--| | t <sub>sclk</sub> | System clock period after trimming | 133 ns (7.5 MHz) | 167 ns (6 MHz) | | | t <sub>bit</sub> | Bit time | 1 μs (1 MBd) | 1 ms (1 kBd) | | | t <sub>DIS_TOP</sub> | OUT pin is disabled after raising VCC | 56 μs (512 × t <sub>sclk</sub> ) | 73.5 µs (514 × t <sub>sclk</sub> ) | | | t <sub>OUTH_1ST_TOP</sub> | The OUT pin is either pulled high or low. No low-to-high transitions are allowed after this MAX time except to start the Manchester command. This is for the 1st Manchester command after raising VCC | 73.5 µs | 123 µs | | | t <sub>CMD_1ST_TOP</sub> | Time required before the 1st Manchester command can be sent after raising VCC | 144 µs | n/a | | | t <sub>LOW</sub> | Time required to hold output low before the 1st Manchester edge | 1 µs | n/a | | #### Write to EEPROM If VCC or PROG\_EN is held high at the programming voltage, multiple Manchester commands can be executed. | Parameter | Description | Min. | Max. | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------| | t <sub>sclk</sub> | System clock period after trimming | 133 ns (7.5 MHz) | 167 ns (6 MHz) | | t <sub>bit</sub> | Bit time | 1 μs (1 MBd) | 1 ms (1 kBd) | | t <sub>ACK_EN</sub> | Time for the device to drive OUT after Manchester command. Host must stop driving OUT within this time | 2 × t <sub>bit</sub> | 2 × t <sub>bit</sub> | | t <sub>EE_WR</sub> | During this time the device is writing the EEPROM | _ | _ | | t <sub>EE_ACK</sub> | Device will drive OUT low during this time | 1 × t <sub>bit</sub> | 1 × t <sub>bit</sub> | | t <sub>оитн</sub> | The OUT pin is either pulled high or low. No low-to-high transitions are allowed after this MAX time except to start the next Manchester command | 0 | 1.8 × t <sub>bit</sub> | | t <sub>CMD_EE</sub> | Time before the next Manchester command may be given following a write to EEPROM | 2.2 × t <sub>bit</sub> | _ | | t <sub>LOW</sub> | Time required to hold output low before the 1st Manchester edge | 1 µs | _ | # Write to Register (Not EEPROM) | Parameter | Description | Min. | Max. | | |--------------------|---------------------------------------------------------------------------------------|------------------|----------------|--| | t <sub>sclk</sub> | System clock period after trimming. | 133 ns (7.5 MHz) | 167 ns (6 MHz) | | | t <sub>bit</sub> | Bit time. | 1 µs (1 MBd) | 1 ms (1 kBd) | | | t <sub>CMD_R</sub> | Time before the next Manchester command may be given following a write to a Register. | 2 µs | n/a | | ## Read (Controller to ACS70310/1) The fields for the Read command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 1 for read) - CRC (3 bits) Figure 14 shows the sequence for a Read command. Figure 14: Read Sequence ### Read Acknowledge (ACS70310/1 to Controller) The fields for the data return frame are: - Sync (2 zero bits) - Data (32 bits): - □ [31:28] Don't Care - □ [27:26] ECC Pass/Fail - □ [25:0] Data Figure 15 shows the sequence for a Read Acknowledge. Refer to the Detecting ECC Error section for instructions on how to detect Read/Write Synchronize Memory Address Data (32 bits) and ECC failure. Figure 15: Read Acknowledgement Sequence ### Write (Controller to ACS70310/1) The fields for the Write command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 0 for write) - Address (6 bits) - Data (32 bits): - □ [31:26] Don't Care - □ [25:0] Data - CRC (3 bits) Figure 16 shows the sequence for a Write command. Bits [31:26] are Don't Care because the ACS70310/1 automatically generates 6 ECC bits based on the content of bits [25:0]. These ECC bits will be stored in EEPROM at locations [31:26]. Figure 16: Write Sequence #### Write Access Code (Controller to ACS70310/1) The fields for the Access Code command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 0 for write) - Address (6 bits, address 0x36 for Customer Access) - Data (32 bits, 0xC4136737 for Customer Access) - CRC (3 bits) Figure 17 shows the sequence for an Access Code command. Figure 17: Write Access Code The controller must open the serial communication with the ACS70310/1 device by sending an Access Code. It must be sent within Access Code Timeout, $t_{\rm ACC}$ , from power-up, or the device will be disabled for read and write access. #### **Access Codes Information** | Name | Serial Interface Format | | | |----------|---------------------------|------------|--| | | Register Address<br>(Hex) | Data (Hex) | | | Customer | 0x36 | 0xC4136737 | | # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing ## **EEPROM Error Checking and Correction (ECC)** Hamming code methodology is implemented for EEPROM checking and correction. The device has ECC enabled after power-up. The device always returns 32 bits. The message received from controller is analyzed by the device EEPROM driver and ECC bits are added. The first 6 received bits from device to controller are dedicated to ECC. The Manchester serial interface uses a 3-bit cyclic redundancy check (CRC) for data-bit error checking (sychronized bits are ignored during the check). The CRC algorithm is based on the polynomial $g(x) = x^3 + x + 1$ and is initialized to 111 when first powered up. Write commands written to the slave controller are checked against the embedded CRC field. ### **Detecting ECC Error** If an uncorrectable error has occurred, bits 27:26 are set to 10, the VOUT pin will go to a high-impedance state, and the device will not respond to the applied magnetic field. #### **EEPROM ECC Errors** | Bits | Name | Description | |-------|---------|-----------------------------------------------------------------------------------------------------------| | 31:28 | _ | No meaning | | 27:26 | ECC | 00 = No Error<br>01 = Error detected and message corrected<br>10 = Uncorrectable error<br>11 = No meaning | | 25:0 | D[25:0] | EEPROM data | **Table 2: Customer Memory Map** | Address | Register Name | Parameter Name | Description | r/w | Bits | Location | |---------|---------------|------------------|-----------------------------------------------------------------------------------------------|--------|------|----------| | 0x4 | scratch_c | customer_scratch | Unused register that can be written to, as needed, for customer data storage | RW | 26 | 25:0 | | | | sensf | Sensitivity, fine adjustment | RW | 9 | 8:0 | | 0x5 | cust0_c | qvof | Quiescent Output Voltage (QVO), fine adjustment | RW | 9 | 17:9 | | | | sensc | Coarse Sensitivity | RW [1] | 2 | 19:18 | | | | rat_dis | Ratiometry disable; Sens and V <sub>OUT(Q)</sub> are not guaranteed if ratiometry is disabled | RW | 1 | 2 | | | | uni_en | Enables unidirectional output | RW | 1 | 4 | | 0x6 | 0x6 cust1_c | clamp_en | Clamp enable | RW | 1 | 5 | | | | pol | Reverses output polarity | RW | 1 | 6 | | | | dev_lock | Bit to lock the serial interface from receiving data | RW | 1 | 7 | | 0x29 | status_c | customer_access | Customer write access enabled | RO | 1 | 0 | | 0x36 | unlock_c | customer_unlock | Write 0xC4136737 to address 0x36 within t <sub>ACC</sub> to unlock the device | WO | 32 | 31:0 | <sup>[1]</sup> Overtemperature performance is no longer valid if this register is changed from factory default. #### PACKAGE OUTLINE DRAWINGS For Reference Only - Not for Tooling Use (Reference DWG-0000426, Rev. 1) Dimensions in millimeters - NOT TO SCALE Dimensions exclusive of mold flash, gate burs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown Figure 18: Package KT, 4-Pin SIP, TN Leadform # For Reference Only - Not for Tooling Use (Reference DWG-0000395) Dimensions in millimeters - NOT TO SCALE Dimensions exclusive of mold flash, gate burs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown Figure 19: Package OK, 4-Pin SIP, TN Leadform # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing Figure 20: Package KT, 4-Pin SIP, TH Leadform (see Figure 18 for Hall plate location and branding) Figure 21: Package OK, 4-Pin SIP, TX Leadform # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing #### **COMPLETE SELECTION GUIDE** | Part Number [1] | Factory-Programmed<br>Sensitivity (mV/G) | Programmable Sens<br>Range (mV/G) | Low-Voltage<br>Programming/<br>UVD Capable | Package | Packing <sup>[2]</sup> | T <sub>A</sub> (°C) | | |------------------------|------------------------------------------|-----------------------------------|--------------------------------------------|----------------------------|-----------------------------------|---------------------|--| | ACS70310LKTATN-001B5-C | 1 | 0.5 to 1.2 | | | | | | | ACS70310LKTATN-2P5B5-C | 2.5 | 1.2 to 2.5 | No | | uffix KT) per 13-inch | | | | ACS70310LKTATN-005B5-C | 5 | 2.5 to 5.5 | INO | | | | | | ACS70310LKTATN-010B5-C | 10 | 5.5 to 11.5 | | 4-pin SIP | | | | | ACS70311LKTATN-001B5-C | 1 | 0.5 to 1.2 | | TN leadform | | | | | ACS70311LKTATN-2P5B5-C | 2.5 | 1.2 to 2.5 | Yes | | | | | | ACS70311LKTATN-005B5-C | 5 | 2.5 to 5.5 | res | | | | | | ACS70311LKTATN-010B5-C | 10 | 5.5 to 11.5 | | | | | | | ACS70310LKTATH-001B5-C | 1 | 0.5 to 1.2 | | | 500 pieces<br>per 13-inch<br>reel | | | | ACS70310LKTATH-2P5B5-C | 2.5 | 1.2 to 2.5 | No | | | | | | ACS70310LKTATH-005B5-C | 5 | 2.5 to 5.5 | INO | (suffix KT) per 13-ind | | | | | ACS70310LKTATH-010B5-C | 10 | 5.5 to 11.5 | | | | | | | ACS70311LKTATH-001B5-C | 1 | 0.5 to 1.2 | | | | | | | ACS70311LKTATH-2P5B5-C | 2.5 | 1.2 to 2.5 | Yes | | | | | | ACS70311LKTATH-005B5-C | 5 | 2.5 to 5.5 | res | | | | | | ACS70311LKTATH-010B5-C | 10 | 5.5 to 11.5 | | | | | | | ACS70311LOKATN-001B5-C | 1 | 0.5 to 1.2 | | | | | | | ACS70311LOKATN-2P5B5-C | 2.5 | 1.2 to 2.5 | Yes | 4-pin SIP | 4000 pieces | | | | ACS70311LOKATN-005B5-C | 5 | 2.5 to 5.5 | res | (suffix OK)<br>TN leadform | per 13-inch<br>reel | | | | ACS70311LOKATN-010B5-C | 10 | 5.5 to 11.5 | | | | | | | ACS70311LOKATX-001B5-C | 1 | 0.5 to 1.2 | | | | | | | ACS70311LOKATX-2P5B5-C | 2.5 | 1.2 to 2.5 | 4-pin SIP | | 450 pieces | | | | ACS70311LOKATX-005B5-C | 5 | 2.5 to 5.5 | res | | per 13-inch<br>reel | | | | ACS70311LOKATX-010B5-C | 10 | 5.5 to 11.5 | | | | | | <sup>[1]</sup> Characteristics are guaranteed within the sense programmable range of the corresponding part number. # Very High Precision, Programmable Linear Hall-Effect Sensor IC with Reverse Battery Protection and High-Bandwidth (240 kHz) Analog Output for Core-Based Current Sensing #### **Revision History** | Number | Date | Description | |--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | February 27, 2019 | Initial release | | 1 | April 10, 2019 | Removed Internal Bandwidth min/max values (page 5) | | 2 | July 11, 2019 | Added ESD Ratings table (page 3) | | 3 | July 17, 2019 | Updated ESD Ratings table (page 3) | | 4 | September 5, 2019 | Updated customer memory map (page 23) | | 5 | October 30, 2019 | Updated ESD Ratings table (page 3) | | 6 | September 21, 2020 | Added ACS70311 part variant, Prog_EN operation (all pages), and TH leadform option (All pages) | | 7 | November 9, 2020 | Updated Functional Block Diagram (page 1); updated Programming Guidelines (page 13); updated EEPROM Error Checking and Correction (ECC) section (page 22); minor editorial updates | | 8 | February 5, 2021 | Updated KT package drawing | | 9 | September 10, 2021 | Added OK package variant; added Chopping Frequency characteristic (page 6); updated QVO Lifetime Drift (page 8); added Lifetime footnote (page 8); updated " $R_L$ = 0 k $\Omega$ " to " $R_L$ = 10 k $\Omega$ " (pages 6 and 10); added OK step response plot (page 10); updated Sensitivity Drift Through Temperature Range and Ratiometry Error sections (page 12); updated Lock Bit section (page 16); updated Customer Memory Map 0x4 description (page 24) | | 10 | September 28, 2021 | Updated Response Time, Rise Time, and Bandwidth (page 6), Typical Frequency Response plots (page 9), and Step Response plot (page 10) | | 11 | March 3, 2022 | Added Complete Selection Guide (page 28) | | 12 | June 10, 2022 | Updated programming parameters table (page 18) | | 13 | January 9, 2023 | Added OK-TX package option (pages 1-3, 28-29) | | 14 | May 17, 2023 | Updated Noise values (page 6) | Copyright 2023, Allegro MicroSystems. Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents. For the latest version of this document, visit: www.allegromicro.com